1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
|
//===- LoongArchOptWInstrs.cpp - MI W instruction optimizations ----------===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===---------------------------------------------------------------------===//
//
// This pass does some optimizations for *W instructions at the MI level.
//
// First it removes unneeded sext(addi.w rd, rs, 0) instructions. Either
// because the sign extended bits aren't consumed or because the input was
// already sign extended by an earlier instruction.
//
// Then:
// 1. Unless explicit disabled or the target prefers instructions with W suffix,
// it removes the -w suffix from opw instructions whenever all users are
// dependent only on the lower word of the result of the instruction.
// The cases handled are:
// * addi.w because it helps reduce test differences between LA32 and LA64
// w/o being a pessimization.
//
// 2. Or if explicit enabled or the target prefers instructions with W suffix,
// it adds the W suffix to the instruction whenever all users are dependent
// only on the lower word of the result of the instruction.
// The cases handled are:
// * add.d/addi.d/sub.d/mul.d.
// * slli.d with imm < 32.
// * ld.d/ld.wu.
//===---------------------------------------------------------------------===//
#include "LoongArch.h"
#include "LoongArchMachineFunctionInfo.h"
#include "LoongArchSubtarget.h"
#include "llvm/ADT/SmallSet.h"
#include "llvm/ADT/Statistic.h"
#include "llvm/CodeGen/MachineFunctionPass.h"
#include "llvm/CodeGen/TargetInstrInfo.h"
using namespace llvm;
#define DEBUG_TYPE "loongarch-opt-w-instrs"
#define LOONGARCH_OPT_W_INSTRS_NAME "LoongArch Optimize W Instructions"
STATISTIC(NumRemovedSExtW, "Number of removed sign-extensions");
STATISTIC(NumTransformedToWInstrs,
"Number of instructions transformed to W-ops");
static cl::opt<bool>
DisableSExtWRemoval("loongarch-disable-sextw-removal",
cl::desc("Disable removal of sign-extend insn"),
cl::init(false), cl::Hidden);
static cl::opt<bool>
DisableCvtToDSuffix("loongarch-disable-cvt-to-d-suffix",
cl::desc("Disable convert to D suffix"),
cl::init(false), cl::Hidden);
namespace {
class LoongArchOptWInstrs : public MachineFunctionPass {
public:
static char ID;
LoongArchOptWInstrs() : MachineFunctionPass(ID) {}
bool runOnMachineFunction(MachineFunction &MF) override;
bool removeSExtWInstrs(MachineFunction &MF, const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI);
bool convertToDSuffixes(MachineFunction &MF, const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI);
bool convertToWSuffixes(MachineFunction &MF, const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI);
void getAnalysisUsage(AnalysisUsage &AU) const override {
AU.setPreservesCFG();
MachineFunctionPass::getAnalysisUsage(AU);
}
StringRef getPassName() const override { return LOONGARCH_OPT_W_INSTRS_NAME; }
};
} // end anonymous namespace
char LoongArchOptWInstrs::ID = 0;
INITIALIZE_PASS(LoongArchOptWInstrs, DEBUG_TYPE, LOONGARCH_OPT_W_INSTRS_NAME,
false, false)
FunctionPass *llvm::createLoongArchOptWInstrsPass() {
return new LoongArchOptWInstrs();
}
// Checks if all users only demand the lower \p OrigBits of the original
// instruction's result.
// TODO: handle multiple interdependent transformations
static bool hasAllNBitUsers(const MachineInstr &OrigMI,
const LoongArchSubtarget &ST,
const MachineRegisterInfo &MRI, unsigned OrigBits) {
SmallSet<std::pair<const MachineInstr *, unsigned>, 4> Visited;
SmallVector<std::pair<const MachineInstr *, unsigned>, 4> Worklist;
Worklist.push_back(std::make_pair(&OrigMI, OrigBits));
while (!Worklist.empty()) {
auto P = Worklist.pop_back_val();
const MachineInstr *MI = P.first;
unsigned Bits = P.second;
if (!Visited.insert(P).second)
continue;
// Only handle instructions with one def.
if (MI->getNumExplicitDefs() != 1)
return false;
Register DestReg = MI->getOperand(0).getReg();
if (!DestReg.isVirtual())
return false;
for (auto &UserOp : MRI.use_nodbg_operands(DestReg)) {
const MachineInstr *UserMI = UserOp.getParent();
unsigned OpIdx = UserOp.getOperandNo();
switch (UserMI->getOpcode()) {
default:
// TODO: Add vector
return false;
case LoongArch::ADD_W:
case LoongArch::ADDI_W:
case LoongArch::SUB_W:
case LoongArch::ALSL_W:
case LoongArch::ALSL_WU:
case LoongArch::MUL_W:
case LoongArch::MULH_W:
case LoongArch::MULH_WU:
case LoongArch::MULW_D_W:
case LoongArch::MULW_D_WU:
// TODO: {DIV,MOD}.{W,WU} consumes the upper 32 bits before LA664+.
// case LoongArch::DIV_W:
// case LoongArch::DIV_WU:
// case LoongArch::MOD_W:
// case LoongArch::MOD_WU:
case LoongArch::SLL_W:
case LoongArch::SLLI_W:
case LoongArch::SRL_W:
case LoongArch::SRLI_W:
case LoongArch::SRA_W:
case LoongArch::SRAI_W:
case LoongArch::ROTR_W:
case LoongArch::ROTRI_W:
case LoongArch::CLO_W:
case LoongArch::CLZ_W:
case LoongArch::CTO_W:
case LoongArch::CTZ_W:
case LoongArch::BYTEPICK_W:
case LoongArch::REVB_2H:
case LoongArch::BITREV_4B:
case LoongArch::BITREV_W:
case LoongArch::BSTRINS_W:
case LoongArch::BSTRPICK_W:
case LoongArch::CRC_W_W_W:
case LoongArch::CRCC_W_W_W:
case LoongArch::MOVGR2FCSR:
case LoongArch::MOVGR2FRH_W:
case LoongArch::MOVGR2FR_W_64:
if (Bits >= 32)
break;
return false;
case LoongArch::MOVGR2CF:
if (Bits >= 1)
break;
return false;
case LoongArch::EXT_W_B:
if (Bits >= 8)
break;
return false;
case LoongArch::EXT_W_H:
if (Bits >= 16)
break;
return false;
case LoongArch::SRLI_D: {
// If we are shifting right by less than Bits, and users don't demand
// any bits that were shifted into [Bits-1:0], then we can consider this
// as an N-Bit user.
unsigned ShAmt = UserMI->getOperand(2).getImm();
if (Bits > ShAmt) {
Worklist.push_back(std::make_pair(UserMI, Bits - ShAmt));
break;
}
return false;
}
// these overwrite higher input bits, otherwise the lower word of output
// depends only on the lower word of input. So check their uses read W.
case LoongArch::SLLI_D:
if (Bits >= (ST.getGRLen() - UserMI->getOperand(2).getImm()))
break;
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
case LoongArch::ANDI: {
uint64_t Imm = UserMI->getOperand(2).getImm();
if (Bits >= (unsigned)llvm::bit_width(Imm))
break;
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
}
case LoongArch::ORI: {
uint64_t Imm = UserMI->getOperand(2).getImm();
if (Bits >= (unsigned)llvm::bit_width<uint64_t>(~Imm))
break;
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
}
case LoongArch::SLL_D:
// Operand 2 is the shift amount which uses log2(grlen) bits.
if (OpIdx == 2) {
if (Bits >= Log2_32(ST.getGRLen()))
break;
return false;
}
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
case LoongArch::SRA_D:
case LoongArch::SRL_D:
case LoongArch::ROTR_D:
// Operand 2 is the shift amount which uses 6 bits.
if (OpIdx == 2 && Bits >= Log2_32(ST.getGRLen()))
break;
return false;
case LoongArch::ST_B:
case LoongArch::STX_B:
case LoongArch::STGT_B:
case LoongArch::STLE_B:
case LoongArch::IOCSRWR_B:
// The first argument is the value to store.
if (OpIdx == 0 && Bits >= 8)
break;
return false;
case LoongArch::ST_H:
case LoongArch::STX_H:
case LoongArch::STGT_H:
case LoongArch::STLE_H:
case LoongArch::IOCSRWR_H:
// The first argument is the value to store.
if (OpIdx == 0 && Bits >= 16)
break;
return false;
case LoongArch::ST_W:
case LoongArch::STX_W:
case LoongArch::SCREL_W:
case LoongArch::STPTR_W:
case LoongArch::STGT_W:
case LoongArch::STLE_W:
case LoongArch::IOCSRWR_W:
// The first argument is the value to store.
if (OpIdx == 0 && Bits >= 32)
break;
return false;
case LoongArch::CRC_W_B_W:
case LoongArch::CRCC_W_B_W:
if ((OpIdx == 1 && Bits >= 8) || (OpIdx == 2 && Bits >= 32))
break;
return false;
case LoongArch::CRC_W_H_W:
case LoongArch::CRCC_W_H_W:
if ((OpIdx == 1 && Bits >= 16) || (OpIdx == 2 && Bits >= 32))
break;
return false;
case LoongArch::CRC_W_D_W:
case LoongArch::CRCC_W_D_W:
if (OpIdx == 2 && Bits >= 32)
break;
return false;
// For these, lower word of output in these operations, depends only on
// the lower word of input. So, we check all uses only read lower word.
case LoongArch::COPY:
case LoongArch::PHI:
case LoongArch::ADD_D:
case LoongArch::ADDI_D:
case LoongArch::SUB_D:
case LoongArch::MUL_D:
case LoongArch::AND:
case LoongArch::OR:
case LoongArch::NOR:
case LoongArch::XOR:
case LoongArch::XORI:
case LoongArch::ANDN:
case LoongArch::ORN:
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
case LoongArch::MASKNEZ:
case LoongArch::MASKEQZ:
if (OpIdx != 1)
return false;
Worklist.push_back(std::make_pair(UserMI, Bits));
break;
}
}
}
return true;
}
static bool hasAllWUsers(const MachineInstr &OrigMI,
const LoongArchSubtarget &ST,
const MachineRegisterInfo &MRI) {
return hasAllNBitUsers(OrigMI, ST, MRI, 32);
}
// This function returns true if the machine instruction always outputs a value
// where bits 63:32 match bit 31.
static bool isSignExtendingOpW(const MachineInstr &MI,
const MachineRegisterInfo &MRI, unsigned OpNo) {
switch (MI.getOpcode()) {
// Normal cases
case LoongArch::ADD_W:
case LoongArch::SUB_W:
case LoongArch::ADDI_W:
case LoongArch::ALSL_W:
case LoongArch::LU12I_W:
case LoongArch::SLT:
case LoongArch::SLTU:
case LoongArch::SLTI:
case LoongArch::SLTUI:
case LoongArch::ANDI:
case LoongArch::MUL_W:
case LoongArch::MULH_W:
case LoongArch::MULH_WU:
case LoongArch::DIV_W:
case LoongArch::MOD_W:
case LoongArch::DIV_WU:
case LoongArch::MOD_WU:
case LoongArch::SLL_W:
case LoongArch::SRL_W:
case LoongArch::SRA_W:
case LoongArch::ROTR_W:
case LoongArch::SLLI_W:
case LoongArch::SRLI_W:
case LoongArch::SRAI_W:
case LoongArch::ROTRI_W:
case LoongArch::EXT_W_B:
case LoongArch::EXT_W_H:
case LoongArch::CLO_W:
case LoongArch::CLZ_W:
case LoongArch::CTO_W:
case LoongArch::CTZ_W:
case LoongArch::BYTEPICK_W:
case LoongArch::REVB_2H:
case LoongArch::BITREV_4B:
case LoongArch::BITREV_W:
case LoongArch::BSTRINS_W:
case LoongArch::BSTRPICK_W:
case LoongArch::LD_B:
case LoongArch::LD_H:
case LoongArch::LD_W:
case LoongArch::LD_BU:
case LoongArch::LD_HU:
case LoongArch::LL_W:
case LoongArch::LLACQ_W:
case LoongArch::RDTIMEL_W:
case LoongArch::RDTIMEH_W:
case LoongArch::CPUCFG:
case LoongArch::LDX_B:
case LoongArch::LDX_H:
case LoongArch::LDX_W:
case LoongArch::LDX_BU:
case LoongArch::LDX_HU:
case LoongArch::LDPTR_W:
case LoongArch::LDGT_B:
case LoongArch::LDGT_H:
case LoongArch::LDGT_W:
case LoongArch::LDLE_B:
case LoongArch::LDLE_H:
case LoongArch::LDLE_W:
case LoongArch::AMSWAP_B:
case LoongArch::AMSWAP_H:
case LoongArch::AMSWAP_W:
case LoongArch::AMADD_B:
case LoongArch::AMADD_H:
case LoongArch::AMADD_W:
case LoongArch::AMAND_W:
case LoongArch::AMOR_W:
case LoongArch::AMXOR_W:
case LoongArch::AMMAX_W:
case LoongArch::AMMIN_W:
case LoongArch::AMMAX_WU:
case LoongArch::AMMIN_WU:
case LoongArch::AMSWAP__DB_B:
case LoongArch::AMSWAP__DB_H:
case LoongArch::AMSWAP__DB_W:
case LoongArch::AMADD__DB_B:
case LoongArch::AMADD__DB_H:
case LoongArch::AMADD__DB_W:
case LoongArch::AMAND__DB_W:
case LoongArch::AMOR__DB_W:
case LoongArch::AMXOR__DB_W:
case LoongArch::AMMAX__DB_W:
case LoongArch::AMMIN__DB_W:
case LoongArch::AMMAX__DB_WU:
case LoongArch::AMMIN__DB_WU:
case LoongArch::AMCAS_B:
case LoongArch::AMCAS_H:
case LoongArch::AMCAS_W:
case LoongArch::AMCAS__DB_B:
case LoongArch::AMCAS__DB_H:
case LoongArch::AMCAS__DB_W:
case LoongArch::CRC_W_B_W:
case LoongArch::CRC_W_H_W:
case LoongArch::CRC_W_W_W:
case LoongArch::CRC_W_D_W:
case LoongArch::CRCC_W_B_W:
case LoongArch::CRCC_W_H_W:
case LoongArch::CRCC_W_W_W:
case LoongArch::CRCC_W_D_W:
case LoongArch::IOCSRRD_B:
case LoongArch::IOCSRRD_H:
case LoongArch::IOCSRRD_W:
case LoongArch::MOVFR2GR_S:
case LoongArch::MOVFCSR2GR:
case LoongArch::MOVCF2GR:
case LoongArch::MOVFRH2GR_S:
case LoongArch::MOVFR2GR_S_64:
// TODO: Add vector
return true;
// Special cases that require checking operands.
// shifting right sufficiently makes the value 32-bit sign-extended
case LoongArch::SRAI_D:
return MI.getOperand(2).getImm() >= 32;
case LoongArch::SRLI_D:
return MI.getOperand(2).getImm() > 32;
// The LI pattern ADDI rd, R0, imm and ORI rd, R0, imm are sign extended.
case LoongArch::ADDI_D:
case LoongArch::ORI:
return MI.getOperand(1).isReg() &&
MI.getOperand(1).getReg() == LoongArch::R0;
// A bits extract is sign extended if the msb is less than 31.
case LoongArch::BSTRPICK_D:
return MI.getOperand(2).getImm() < 31;
// Copying from R0 produces zero.
case LoongArch::COPY:
return MI.getOperand(1).getReg() == LoongArch::R0;
// Ignore the scratch register destination.
case LoongArch::PseudoMaskedAtomicSwap32:
case LoongArch::PseudoAtomicSwap32:
case LoongArch::PseudoMaskedAtomicLoadAdd32:
case LoongArch::PseudoMaskedAtomicLoadSub32:
case LoongArch::PseudoAtomicLoadNand32:
case LoongArch::PseudoMaskedAtomicLoadNand32:
case LoongArch::PseudoAtomicLoadAdd32:
case LoongArch::PseudoAtomicLoadSub32:
case LoongArch::PseudoAtomicLoadAnd32:
case LoongArch::PseudoAtomicLoadOr32:
case LoongArch::PseudoAtomicLoadXor32:
case LoongArch::PseudoMaskedAtomicLoadUMax32:
case LoongArch::PseudoMaskedAtomicLoadUMin32:
case LoongArch::PseudoCmpXchg32:
case LoongArch::PseudoMaskedCmpXchg32:
case LoongArch::PseudoMaskedAtomicLoadMax32:
case LoongArch::PseudoMaskedAtomicLoadMin32:
return OpNo == 0;
}
return false;
}
static bool isSignExtendedW(Register SrcReg, const LoongArchSubtarget &ST,
const MachineRegisterInfo &MRI,
SmallPtrSetImpl<MachineInstr *> &FixableDef) {
SmallSet<Register, 4> Visited;
SmallVector<Register, 4> Worklist;
auto AddRegToWorkList = [&](Register SrcReg) {
if (!SrcReg.isVirtual())
return false;
Worklist.push_back(SrcReg);
return true;
};
if (!AddRegToWorkList(SrcReg))
return false;
while (!Worklist.empty()) {
Register Reg = Worklist.pop_back_val();
// If we already visited this register, we don't need to check it again.
if (!Visited.insert(Reg).second)
continue;
MachineInstr *MI = MRI.getVRegDef(Reg);
if (!MI)
continue;
int OpNo = MI->findRegisterDefOperandIdx(Reg, /*TRI=*/nullptr);
assert(OpNo != -1 && "Couldn't find register");
// If this is a sign extending operation we don't need to look any further.
if (isSignExtendingOpW(*MI, MRI, OpNo))
continue;
// Is this an instruction that propagates sign extend?
switch (MI->getOpcode()) {
default:
// Unknown opcode, give up.
return false;
case LoongArch::COPY: {
const MachineFunction *MF = MI->getMF();
const LoongArchMachineFunctionInfo *LAFI =
MF->getInfo<LoongArchMachineFunctionInfo>();
// If this is the entry block and the register is livein, see if we know
// it is sign extended.
if (MI->getParent() == &MF->front()) {
Register VReg = MI->getOperand(0).getReg();
if (MF->getRegInfo().isLiveIn(VReg) && LAFI->isSExt32Register(VReg))
continue;
}
Register CopySrcReg = MI->getOperand(1).getReg();
if (CopySrcReg == LoongArch::R4) {
// For a method return value, we check the ZExt/SExt flags in attribute.
// We assume the following code sequence for method call.
// PseudoCALL @bar, ...
// ADJCALLSTACKUP 0, 0, implicit-def dead $r3, implicit $r3
// %0:gpr = COPY $r4
//
// We use the PseudoCall to look up the IR function being called to find
// its return attributes.
const MachineBasicBlock *MBB = MI->getParent();
auto II = MI->getIterator();
if (II == MBB->instr_begin() ||
(--II)->getOpcode() != LoongArch::ADJCALLSTACKUP)
return false;
const MachineInstr &CallMI = *(--II);
if (!CallMI.isCall() || !CallMI.getOperand(0).isGlobal())
return false;
auto *CalleeFn =
dyn_cast_if_present<Function>(CallMI.getOperand(0).getGlobal());
if (!CalleeFn)
return false;
auto *IntTy = dyn_cast<IntegerType>(CalleeFn->getReturnType());
if (!IntTy)
return false;
const AttributeSet &Attrs = CalleeFn->getAttributes().getRetAttrs();
unsigned BitWidth = IntTy->getBitWidth();
if ((BitWidth <= 32 && Attrs.hasAttribute(Attribute::SExt)) ||
(BitWidth < 32 && Attrs.hasAttribute(Attribute::ZExt)))
continue;
}
if (!AddRegToWorkList(CopySrcReg))
return false;
break;
}
// For these, we just need to check if the 1st operand is sign extended.
case LoongArch::MOD_D:
case LoongArch::ANDI:
case LoongArch::ORI:
case LoongArch::XORI:
// |Remainder| is always <= |Dividend|. If D is 32-bit, then so is R.
// DIV doesn't work because of the edge case 0xf..f 8000 0000 / (long)-1
// Logical operations use a sign extended 12-bit immediate.
if (!AddRegToWorkList(MI->getOperand(1).getReg()))
return false;
break;
case LoongArch::MOD_DU:
case LoongArch::AND:
case LoongArch::OR:
case LoongArch::XOR:
case LoongArch::ANDN:
case LoongArch::ORN:
case LoongArch::PHI: {
// If all incoming values are sign-extended, the output of AND, OR, XOR,
// or PHI is also sign-extended.
// The input registers for PHI are operand 1, 3, ...
// The input registers for others are operand 1 and 2.
unsigned B = 1, E = 3, D = 1;
switch (MI->getOpcode()) {
case LoongArch::PHI:
E = MI->getNumOperands();
D = 2;
break;
}
for (unsigned I = B; I != E; I += D) {
if (!MI->getOperand(I).isReg())
return false;
if (!AddRegToWorkList(MI->getOperand(I).getReg()))
return false;
}
break;
}
case LoongArch::MASKEQZ:
case LoongArch::MASKNEZ:
// Instructions return zero or operand 1. Result is sign extended if
// operand 1 is sign extended.
if (!AddRegToWorkList(MI->getOperand(1).getReg()))
return false;
break;
// With these opcode, we can "fix" them with the W-version
// if we know all users of the result only rely on bits 31:0
case LoongArch::SLLI_D:
// SLLI_W reads the lowest 5 bits, while SLLI_D reads lowest 6 bits
if (MI->getOperand(2).getImm() >= 32)
return false;
[[fallthrough]];
case LoongArch::ADDI_D:
case LoongArch::ADD_D:
case LoongArch::LD_D:
case LoongArch::LD_WU:
case LoongArch::MUL_D:
case LoongArch::SUB_D:
if (hasAllWUsers(*MI, ST, MRI)) {
FixableDef.insert(MI);
break;
}
return false;
// If all incoming values are sign-extended and all users only use
// the lower 32 bits, then convert them to W versions.
case LoongArch::DIV_D: {
if (!AddRegToWorkList(MI->getOperand(1).getReg()))
return false;
if (!AddRegToWorkList(MI->getOperand(2).getReg()))
return false;
if (hasAllWUsers(*MI, ST, MRI)) {
FixableDef.insert(MI);
break;
}
return false;
}
}
}
// If we get here, then every node we visited produces a sign extended value
// or propagated sign extended values. So the result must be sign extended.
return true;
}
static unsigned getWOp(unsigned Opcode) {
switch (Opcode) {
case LoongArch::ADDI_D:
return LoongArch::ADDI_W;
case LoongArch::ADD_D:
return LoongArch::ADD_W;
case LoongArch::DIV_D:
return LoongArch::DIV_W;
case LoongArch::LD_D:
case LoongArch::LD_WU:
return LoongArch::LD_W;
case LoongArch::MUL_D:
return LoongArch::MUL_W;
case LoongArch::SLLI_D:
return LoongArch::SLLI_W;
case LoongArch::SUB_D:
return LoongArch::SUB_W;
default:
llvm_unreachable("Unexpected opcode for replacement with W variant");
}
}
bool LoongArchOptWInstrs::removeSExtWInstrs(MachineFunction &MF,
const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI) {
if (DisableSExtWRemoval)
return false;
bool MadeChange = false;
for (MachineBasicBlock &MBB : MF) {
for (MachineInstr &MI : llvm::make_early_inc_range(MBB)) {
// We're looking for the sext.w pattern ADDI.W rd, rs, 0.
if (!LoongArch::isSEXT_W(MI))
continue;
Register SrcReg = MI.getOperand(1).getReg();
SmallPtrSet<MachineInstr *, 4> FixableDefs;
// If all users only use the lower bits, this sext.w is redundant.
// Or if all definitions reaching MI sign-extend their output,
// then sext.w is redundant.
if (!hasAllWUsers(MI, ST, MRI) &&
!isSignExtendedW(SrcReg, ST, MRI, FixableDefs))
continue;
Register DstReg = MI.getOperand(0).getReg();
if (!MRI.constrainRegClass(SrcReg, MRI.getRegClass(DstReg)))
continue;
// Convert Fixable instructions to their W versions.
for (MachineInstr *Fixable : FixableDefs) {
LLVM_DEBUG(dbgs() << "Replacing " << *Fixable);
Fixable->setDesc(TII.get(getWOp(Fixable->getOpcode())));
Fixable->clearFlag(MachineInstr::MIFlag::NoSWrap);
Fixable->clearFlag(MachineInstr::MIFlag::NoUWrap);
Fixable->clearFlag(MachineInstr::MIFlag::IsExact);
LLVM_DEBUG(dbgs() << " with " << *Fixable);
++NumTransformedToWInstrs;
}
LLVM_DEBUG(dbgs() << "Removing redundant sign-extension\n");
MRI.replaceRegWith(DstReg, SrcReg);
MRI.clearKillFlags(SrcReg);
MI.eraseFromParent();
++NumRemovedSExtW;
MadeChange = true;
}
}
return MadeChange;
}
bool LoongArchOptWInstrs::convertToDSuffixes(MachineFunction &MF,
const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI) {
bool MadeChange = false;
for (MachineBasicBlock &MBB : MF) {
for (MachineInstr &MI : MBB) {
unsigned Opc;
switch (MI.getOpcode()) {
default:
continue;
case LoongArch::ADDI_W:
Opc = LoongArch::ADDI_D;
break;
}
if (hasAllWUsers(MI, ST, MRI)) {
MI.setDesc(TII.get(Opc));
MadeChange = true;
}
}
}
return MadeChange;
}
bool LoongArchOptWInstrs::convertToWSuffixes(MachineFunction &MF,
const LoongArchInstrInfo &TII,
const LoongArchSubtarget &ST,
MachineRegisterInfo &MRI) {
bool MadeChange = false;
for (MachineBasicBlock &MBB : MF) {
for (MachineInstr &MI : MBB) {
unsigned WOpc;
// TODO: Add more?
switch (MI.getOpcode()) {
default:
continue;
case LoongArch::ADD_D:
WOpc = LoongArch::ADD_W;
break;
case LoongArch::ADDI_D:
WOpc = LoongArch::ADDI_W;
break;
case LoongArch::SUB_D:
WOpc = LoongArch::SUB_W;
break;
case LoongArch::MUL_D:
WOpc = LoongArch::MUL_W;
break;
case LoongArch::SLLI_D:
// SLLI.W reads the lowest 5 bits, while SLLI.D reads lowest 6 bits
if (MI.getOperand(2).getImm() >= 32)
continue;
WOpc = LoongArch::SLLI_W;
break;
case LoongArch::LD_D:
case LoongArch::LD_WU:
WOpc = LoongArch::LD_W;
break;
}
if (hasAllWUsers(MI, ST, MRI)) {
LLVM_DEBUG(dbgs() << "Replacing " << MI);
MI.setDesc(TII.get(WOpc));
MI.clearFlag(MachineInstr::MIFlag::NoSWrap);
MI.clearFlag(MachineInstr::MIFlag::NoUWrap);
MI.clearFlag(MachineInstr::MIFlag::IsExact);
LLVM_DEBUG(dbgs() << " with " << MI);
++NumTransformedToWInstrs;
MadeChange = true;
}
}
}
return MadeChange;
}
bool LoongArchOptWInstrs::runOnMachineFunction(MachineFunction &MF) {
if (skipFunction(MF.getFunction()))
return false;
MachineRegisterInfo &MRI = MF.getRegInfo();
const LoongArchSubtarget &ST = MF.getSubtarget<LoongArchSubtarget>();
const LoongArchInstrInfo &TII = *ST.getInstrInfo();
if (!ST.is64Bit())
return false;
bool MadeChange = false;
MadeChange |= removeSExtWInstrs(MF, TII, ST, MRI);
if (!(DisableCvtToDSuffix || ST.preferWInst()))
MadeChange |= convertToDSuffixes(MF, TII, ST, MRI);
if (ST.preferWInst())
MadeChange |= convertToWSuffixes(MF, TII, ST, MRI);
return MadeChange;
}
|