1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
|
//===-- RISCVInstrFormatsC.td - RISC-V C Instruction Formats -*- tablegen -*-=//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
//
// This file describes the RISC-V C extension instruction formats.
//
//===----------------------------------------------------------------------===//
class RVInst16<dag outs, dag ins, string opcodestr, string argstr,
list<dag> pattern, InstFormat format>
: RVInstCommon<outs, ins, opcodestr, argstr, pattern, format> {
field bits<16> Inst;
// SoftFail is a field the disassembler can use to provide a way for
// instructions to not match without killing the whole decode process. It is
// mainly used for ARM, but Tablegen expects this field to exist or it fails
// to build the decode table.
field bits<16> SoftFail = 0;
let Size = 2;
}
class RVInst16CR<bits<4> funct4, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCR> {
bits<5> rs1;
bits<5> rs2;
let Inst{15-12} = funct4;
let Inst{11-7} = rs1;
let Inst{6-2} = rs2;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{6-2} must be set for each instruction.
class RVInst16CI<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCI> {
bits<10> imm;
bits<5> rd;
let Inst{15-13} = funct3;
let Inst{12} = imm{5};
let Inst{11-7} = rd;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{12-7} must be set for each instruction.
class RVInst16CSS<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCSS> {
bits<10> imm;
bits<5> rs2;
bits<5> rs1;
let Inst{15-13} = funct3;
let Inst{6-2} = rs2;
let Inst{1-0} = opcode;
}
class RVInst16CIW<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCIW> {
bits<10> imm;
bits<3> rd;
let Inst{15-13} = funct3;
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{12-10} and Inst{6-5} must be set for each instruction.
class RVInst16CL<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCL> {
bits<3> rd;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{9-7} = rs1;
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{12-10} and Inst{6-5} must be set for each instruction.
class RVInst16CS<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCS> {
bits<3> rs2;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{9-7} = rs1;
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
}
class RVInst16CA<bits<6> funct6, bits<2> funct2, bits<2> opcode, dag outs,
dag ins, string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCA> {
bits<3> rs2;
bits<3> rs1;
let Inst{15-10} = funct6;
let Inst{9-7} = rs1;
let Inst{6-5} = funct2;
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
}
class RVInst16CB<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCB> {
bits<9> imm;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{9-7} = rs1;
let Inst{1-0} = opcode;
}
class RVInst16CJ<bits<3> funct3, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCJ> {
bits<11> offset;
let Inst{15-13} = funct3;
let Inst{12} = offset{10};
let Inst{11} = offset{3};
let Inst{10-9} = offset{8-7};
let Inst{8} = offset{9};
let Inst{7} = offset{5};
let Inst{6} = offset{6};
let Inst{5-3} = offset{2-0};
let Inst{2} = offset{4};
let Inst{1-0} = opcode;
}
class RVInst16CU<bits<6> funct6, bits<5> funct5, bits<2> opcode, dag outs,
dag ins, string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCU>{
bits<3> rd;
let Inst{15-10} = funct6;
let Inst{9-7} = rd;
let Inst{6-2} = funct5;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{6-5} must be set for each instruction.
class RVInst16CLB<bits<6> funct6, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCLB> {
bits<3> rd;
bits<3> rs1;
let Inst{15-10} = funct6;
let Inst{9-7} = rs1;
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{5} must be set for each instruction.
class RVInst16CLH<bits<6> funct6, bit funct1, bits<2> opcode, dag outs,
dag ins, string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCLH> {
bits<3> rd;
bits<3> rs1;
let Inst{15-10} = funct6;
let Inst{9-7} = rs1;
let Inst{6} = funct1;
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{6-5} must be set for each instruction.
class RVInst16CSB<bits<6> funct6, bits<2> opcode, dag outs, dag ins,
string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCSB> {
bits<3> rs2;
bits<3> rs1;
let Inst{15-10} = funct6;
let Inst{9-7} = rs1;
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
}
// The immediate value encoding differs for each instruction, so each subclass
// is responsible for setting the appropriate bits in the Inst field.
// The bits Inst{5} must be set for each instruction.
class RVInst16CSH<bits<6> funct6, bit funct1, bits<2> opcode, dag outs,
dag ins, string opcodestr, string argstr>
: RVInst16<outs, ins, opcodestr, argstr, [], InstFormatCSH> {
bits<3> rs2;
bits<3> rs1;
let Inst{15-10} = funct6;
let Inst{9-7} = rs1;
let Inst{6} = funct1;
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
}
//===----------------------------------------------------------------------===//
// Instruction classes for .insn directives
//===----------------------------------------------------------------------===//
class DirectiveInsnCR<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCR> {
bits<2> opcode;
bits<4> funct4;
bits<5> rs2;
bits<5> rd;
let Inst{15-12} = funct4;
let Inst{11-7} = rd;
let Inst{6-2} = rs2;
let Inst{1-0} = opcode;
let AsmString = ".insn cr " # argstr;
}
class DirectiveInsnCI<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCI> {
bits<2> opcode;
bits<3> funct3;
bits<6> imm6;
bits<5> rd;
let Inst{15-13} = funct3;
let Inst{12} = imm6{5};
let Inst{11-7} = rd;
let Inst{6-2} = imm6{4-0};
let Inst{1-0} = opcode;
let AsmString = ".insn ci " # argstr;
}
class DirectiveInsnCIW<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCIW> {
bits<2> opcode;
bits<3> funct3;
bits<8> imm8;
bits<3> rd;
let Inst{15-13} = funct3;
let Inst{12-5} = imm8;
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
let AsmString = ".insn ciw " # argstr;
}
class DirectiveInsnCSS<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCSS> {
bits<2> opcode;
bits<3> funct3;
bits<6> imm6;
bits<5> rs2;
let Inst{15-13} = funct3;
let Inst{12-7} = imm6;
let Inst{6-2} = rs2;
let Inst{1-0} = opcode;
let AsmString = ".insn css " # argstr;
}
class DirectiveInsnCL<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCL> {
bits<2> opcode;
bits<3> funct3;
bits<5> imm5;
bits<3> rd;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{12-10} = imm5{4-2};
let Inst{9-7} = rs1;
let Inst{6-5} = imm5{1-0};
let Inst{4-2} = rd;
let Inst{1-0} = opcode;
let AsmString = ".insn cl " # argstr;
}
class DirectiveInsnCS<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCS> {
bits<2> opcode;
bits<3> funct3;
bits<5> imm5;
bits<3> rs2;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{12-10} = imm5{4-2};
let Inst{9-7} = rs1;
let Inst{6-5} = imm5{1-0};
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
let AsmString = ".insn cs " # argstr;
}
class DirectiveInsnCA<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCA> {
bits<2> opcode;
bits<6> funct6;
bits<2> funct2;
bits<3> rd;
bits<3> rs2;
let Inst{15-10} = funct6;
let Inst{9-7} = rd;
let Inst{6-5} = funct2;
let Inst{4-2} = rs2;
let Inst{1-0} = opcode;
let AsmString = ".insn ca " # argstr;
}
class DirectiveInsnCB<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCB> {
bits<2> opcode;
bits<3> funct3;
bits<8> imm8;
bits<3> rs1;
let Inst{15-13} = funct3;
let Inst{12} = imm8{7};
let Inst{11-10} = imm8{3-2};
let Inst{9-7} = rs1;
let Inst{6-5} = imm8{6-5};
let Inst{4-3} = imm8{1-0};
let Inst{2} = imm8{4};
let Inst{1-0} = opcode;
let AsmString = ".insn cb " # argstr;
}
class DirectiveInsnCJ<dag outs, dag ins, string argstr>
: RVInst16<outs, ins, "", "", [], InstFormatCJ> {
bits<2> opcode;
bits<3> funct3;
bits<11> imm11;
let Inst{15-13} = funct3;
let Inst{12} = imm11{10};
let Inst{11} = imm11{3};
let Inst{10-9} = imm11{8-7};
let Inst{8} = imm11{9};
let Inst{7} = imm11{5};
let Inst{6} = imm11{6};
let Inst{5-3} = imm11{2-0};
let Inst{2} = imm11{4};
let Inst{1-0} = opcode;
let AsmString = ".insn cj " # argstr;
}
|