1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4
; RUN: llc -mtriple=aarch64 -verify-machineinstrs %s -o - | FileCheck %s --check-prefixes=CHECK,CHECK-SD,CHECK-SD-NOFP16
; RUN: llc -mtriple=aarch64 -mattr=+fullfp16 -verify-machineinstrs %s -o - | FileCheck %s --check-prefixes=CHECK,CHECK-SD,CHECK-SD-FP16
; RUN: llc -mtriple=aarch64 -global-isel -global-isel-abort=2 -verify-machineinstrs %s -o - 2>&1 | FileCheck %s --check-prefixes=CHECK,CHECK-GI,CHECK-GI-NOFP16
; RUN: llc -mtriple=aarch64 -mattr=+fullfp16 -global-isel -global-isel-abort=2 -verify-machineinstrs %s -o - 2>&1 | FileCheck %s --check-prefixes=CHECK,CHECK-GI,CHECK-GI-FP16
; CHECK-GI: warning: Instruction selection used fallback path for f128_fp128
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for f128_i128
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for f128_double
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for f128_float
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for f128_i32
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for f128_half
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for v2f128_fp128
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for v3f128_fp128
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for v2f128_double
; CHECK-GI-NEXT: warning: Instruction selection used fallback path for v3f128_double
define fp128 @f128_fp128(fp128 %a, fp128 %b, fp128 %d, fp128 %e) {
; CHECK-LABEL: f128_fp128:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #48
; CHECK-NEXT: str x30, [sp, #32] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 48
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: stp q2, q3, [sp] // 32-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: ldr q0, [sp, #16] // 16-byte Folded Reload
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: b.ge .LBB0_2
; CHECK-NEXT: // %bb.1: // %entry
; CHECK-NEXT: ldr q0, [sp] // 16-byte Folded Reload
; CHECK-NEXT: .LBB0_2: // %entry
; CHECK-NEXT: ldr x30, [sp, #32] // 8-byte Folded Reload
; CHECK-NEXT: add sp, sp, #48
; CHECK-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, fp128 %d, fp128 %e
ret fp128 %s
}
define i128 @f128_i128(fp128 %a, fp128 %b, i128 %d, i128 %e) {
; CHECK-LABEL: f128_i128:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #80
; CHECK-NEXT: str x30, [sp, #32] // 8-byte Folded Spill
; CHECK-NEXT: stp x22, x21, [sp, #48] // 16-byte Folded Spill
; CHECK-NEXT: stp x20, x19, [sp, #64] // 16-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 80
; CHECK-NEXT: .cfi_offset w19, -8
; CHECK-NEXT: .cfi_offset w20, -16
; CHECK-NEXT: .cfi_offset w21, -24
; CHECK-NEXT: .cfi_offset w22, -32
; CHECK-NEXT: .cfi_offset w30, -48
; CHECK-NEXT: mov x19, x3
; CHECK-NEXT: mov x20, x2
; CHECK-NEXT: mov x21, x1
; CHECK-NEXT: mov x22, x0
; CHECK-NEXT: stp q0, q1, [sp] // 32-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: ldp q0, q1, [sp] // 32-byte Folded Reload
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: csel x20, x22, x20, lt
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: mov w8, w0
; CHECK-NEXT: mov x0, x20
; CHECK-NEXT: ldr x30, [sp, #32] // 8-byte Folded Reload
; CHECK-NEXT: cmp w8, #0
; CHECK-NEXT: csel x1, x21, x19, lt
; CHECK-NEXT: ldp x20, x19, [sp, #64] // 16-byte Folded Reload
; CHECK-NEXT: ldp x22, x21, [sp, #48] // 16-byte Folded Reload
; CHECK-NEXT: add sp, sp, #80
; CHECK-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, i128 %d, i128 %e
ret i128 %s
}
define double @f128_double(fp128 %a, fp128 %b, double %d, double %e) {
; CHECK-LABEL: f128_double:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 32
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: .cfi_offset b8, -24
; CHECK-NEXT: .cfi_offset b9, -32
; CHECK-NEXT: fmov d8, d3
; CHECK-NEXT: fmov d9, d2
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-NEXT: fcsel d0, d9, d8, lt
; CHECK-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, double %d, double %e
ret double %s
}
define float @f128_float(fp128 %a, fp128 %b, float %d, float %e) {
; CHECK-LABEL: f128_float:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 32
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: .cfi_offset b8, -24
; CHECK-NEXT: .cfi_offset b9, -32
; CHECK-NEXT: fmov s8, s3
; CHECK-NEXT: fmov s9, s2
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-NEXT: fcsel s0, s9, s8, lt
; CHECK-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, float %d, float %e
ret float %s
}
define i32 @f128_i32(fp128 %a, fp128 %b, i32 %d, i32 %e) {
; CHECK-LABEL: f128_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: str x30, [sp, #-32]! // 8-byte Folded Spill
; CHECK-NEXT: stp x20, x19, [sp, #16] // 16-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 32
; CHECK-NEXT: .cfi_offset w19, -8
; CHECK-NEXT: .cfi_offset w20, -16
; CHECK-NEXT: .cfi_offset w30, -32
; CHECK-NEXT: mov w19, w1
; CHECK-NEXT: mov w20, w0
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: csel w0, w20, w19, lt
; CHECK-NEXT: ldp x20, x19, [sp, #16] // 16-byte Folded Reload
; CHECK-NEXT: ldr x30, [sp], #32 // 8-byte Folded Reload
; CHECK-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, i32 %d, i32 %e
ret i32 %s
}
define half @f128_half(fp128 %a, fp128 %b, half %d, half %e) {
; CHECK-SD-NOFP16-LABEL: f128_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-SD-NOFP16-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-SD-NOFP16-NEXT: .cfi_def_cfa_offset 32
; CHECK-SD-NOFP16-NEXT: .cfi_offset w30, -16
; CHECK-SD-NOFP16-NEXT: .cfi_offset b8, -24
; CHECK-SD-NOFP16-NEXT: .cfi_offset b9, -32
; CHECK-SD-NOFP16-NEXT: fmov s8, s3
; CHECK-SD-NOFP16-NEXT: fmov s9, s2
; CHECK-SD-NOFP16-NEXT: bl __lttf2
; CHECK-SD-NOFP16-NEXT: cmp w0, #0
; CHECK-SD-NOFP16-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-SD-NOFP16-NEXT: fcsel s0, s9, s8, lt
; CHECK-SD-NOFP16-NEXT: // kill: def $h0 killed $h0 killed $s0
; CHECK-SD-NOFP16-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: f128_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-SD-FP16-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-SD-FP16-NEXT: .cfi_def_cfa_offset 32
; CHECK-SD-FP16-NEXT: .cfi_offset w30, -16
; CHECK-SD-FP16-NEXT: .cfi_offset b8, -24
; CHECK-SD-FP16-NEXT: .cfi_offset b9, -32
; CHECK-SD-FP16-NEXT: fmov s8, s3
; CHECK-SD-FP16-NEXT: fmov s9, s2
; CHECK-SD-FP16-NEXT: bl __lttf2
; CHECK-SD-FP16-NEXT: cmp w0, #0
; CHECK-SD-FP16-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-SD-FP16-NEXT: fcsel h0, h9, h8, lt
; CHECK-SD-FP16-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: f128_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-GI-NOFP16-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-GI-NOFP16-NEXT: .cfi_def_cfa_offset 32
; CHECK-GI-NOFP16-NEXT: .cfi_offset w30, -16
; CHECK-GI-NOFP16-NEXT: .cfi_offset b8, -24
; CHECK-GI-NOFP16-NEXT: .cfi_offset b9, -32
; CHECK-GI-NOFP16-NEXT: fmov s8, s3
; CHECK-GI-NOFP16-NEXT: fmov s9, s2
; CHECK-GI-NOFP16-NEXT: bl __lttf2
; CHECK-GI-NOFP16-NEXT: cmp w0, #0
; CHECK-GI-NOFP16-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-GI-NOFP16-NEXT: fcsel s0, s9, s8, lt
; CHECK-GI-NOFP16-NEXT: // kill: def $h0 killed $h0 killed $s0
; CHECK-GI-NOFP16-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: f128_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: stp d9, d8, [sp, #-32]! // 16-byte Folded Spill
; CHECK-GI-FP16-NEXT: str x30, [sp, #16] // 8-byte Folded Spill
; CHECK-GI-FP16-NEXT: .cfi_def_cfa_offset 32
; CHECK-GI-FP16-NEXT: .cfi_offset w30, -16
; CHECK-GI-FP16-NEXT: .cfi_offset b8, -24
; CHECK-GI-FP16-NEXT: .cfi_offset b9, -32
; CHECK-GI-FP16-NEXT: fmov s8, s3
; CHECK-GI-FP16-NEXT: fmov s9, s2
; CHECK-GI-FP16-NEXT: bl __lttf2
; CHECK-GI-FP16-NEXT: cmp w0, #0
; CHECK-GI-FP16-NEXT: ldr x30, [sp, #16] // 8-byte Folded Reload
; CHECK-GI-FP16-NEXT: fcsel h0, h9, h8, lt
; CHECK-GI-FP16-NEXT: ldp d9, d8, [sp], #32 // 16-byte Folded Reload
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt fp128 %a, %b
%s = select i1 %c, half %d, half %e
ret half %s
}
define double @f64_double(double %a, double %b, double %d, double %e) {
; CHECK-LABEL: f64_double:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmp d0, d1
; CHECK-NEXT: fcsel d0, d2, d3, mi
; CHECK-NEXT: ret
entry:
%c = fcmp olt double %a, %b
%s = select i1 %c, double %d, double %e
ret double %s
}
define i32 @f64_i32(double %a, double %b, i32 %d, i32 %e) {
; CHECK-LABEL: f64_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmp d0, d1
; CHECK-NEXT: csel w0, w0, w1, mi
; CHECK-NEXT: ret
entry:
%c = fcmp olt double %a, %b
%s = select i1 %c, i32 %d, i32 %e
ret i32 %s
}
define float @f32_float(float %a, float %b, float %d, float %e) {
; CHECK-LABEL: f32_float:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmp s0, s1
; CHECK-NEXT: fcsel s0, s2, s3, mi
; CHECK-NEXT: ret
entry:
%c = fcmp olt float %a, %b
%s = select i1 %c, float %d, float %e
ret float %s
}
define i32 @f32_i32(float %a, float %b, i32 %d, i32 %e) {
; CHECK-LABEL: f32_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmp s0, s1
; CHECK-NEXT: csel w0, w0, w1, mi
; CHECK-NEXT: ret
entry:
%c = fcmp olt float %a, %b
%s = select i1 %c, i32 %d, i32 %e
ret i32 %s
}
define half @f16_half(half %a, half %b, half %d, half %e) {
; CHECK-SD-NOFP16-LABEL: f16_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: // kill: def $h3 killed $h3 def $s3
; CHECK-SD-NOFP16-NEXT: // kill: def $h2 killed $h2 def $s2
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: fcsel s0, s2, s3, mi
; CHECK-SD-NOFP16-NEXT: // kill: def $h0 killed $h0 killed $s0
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: f16_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmp h0, h1
; CHECK-SD-FP16-NEXT: fcsel h0, h2, h3, mi
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: f16_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvt s0, h0
; CHECK-GI-NOFP16-NEXT: fcvt s1, h1
; CHECK-GI-NOFP16-NEXT: // kill: def $h2 killed $h2 def $s2
; CHECK-GI-NOFP16-NEXT: // kill: def $h3 killed $h3 def $s3
; CHECK-GI-NOFP16-NEXT: fmov w8, s2
; CHECK-GI-NOFP16-NEXT: fmov w9, s3
; CHECK-GI-NOFP16-NEXT: fcmp s0, s1
; CHECK-GI-NOFP16-NEXT: csel w8, w8, w9, mi
; CHECK-GI-NOFP16-NEXT: fmov s0, w8
; CHECK-GI-NOFP16-NEXT: // kill: def $h0 killed $h0 killed $s0
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: f16_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: // kill: def $h2 killed $h2 def $s2
; CHECK-GI-FP16-NEXT: // kill: def $h3 killed $h3 def $s3
; CHECK-GI-FP16-NEXT: fcmp h0, h1
; CHECK-GI-FP16-NEXT: fmov w8, s2
; CHECK-GI-FP16-NEXT: fmov w9, s3
; CHECK-GI-FP16-NEXT: csel w8, w8, w9, mi
; CHECK-GI-FP16-NEXT: fmov s0, w8
; CHECK-GI-FP16-NEXT: // kill: def $h0 killed $h0 killed $s0
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt half %a, %b
%s = select i1 %c, half %d, half %e
ret half %s
}
define i32 @f16_i32(half %a, half %b, i32 %d, i32 %e) {
; CHECK-SD-NOFP16-LABEL: f16_i32:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: csel w0, w0, w1, mi
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: f16_i32:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmp h0, h1
; CHECK-SD-FP16-NEXT: csel w0, w0, w1, mi
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: f16_i32:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvt s0, h0
; CHECK-GI-NOFP16-NEXT: fcvt s1, h1
; CHECK-GI-NOFP16-NEXT: fcmp s0, s1
; CHECK-GI-NOFP16-NEXT: csel w0, w0, w1, mi
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: f16_i32:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmp h0, h1
; CHECK-GI-FP16-NEXT: csel w0, w0, w1, mi
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt half %a, %b
%s = select i1 %c, i32 %d, i32 %e
ret i32 %s
}
define <2 x fp128> @v2f128_fp128(<2 x fp128> %a, <2 x fp128> %b, <2 x fp128> %d, <2 x fp128> %e) {
; CHECK-LABEL: v2f128_fp128:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #112
; CHECK-NEXT: str x30, [sp, #96] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 112
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: stp q4, q5, [sp] // 32-byte Folded Spill
; CHECK-NEXT: stp q1, q3, [sp, #32] // 32-byte Folded Spill
; CHECK-NEXT: mov v1.16b, v2.16b
; CHECK-NEXT: stp q7, q6, [sp, #64] // 32-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: b.ge .LBB12_2
; CHECK-NEXT: // %bb.1: // %entry
; CHECK-NEXT: ldr q0, [sp] // 16-byte Folded Reload
; CHECK-NEXT: str q0, [sp, #80] // 16-byte Folded Spill
; CHECK-NEXT: .LBB12_2: // %entry
; CHECK-NEXT: ldp q0, q1, [sp, #32] // 32-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: ldr q1, [sp, #64] // 16-byte Folded Reload
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: b.ge .LBB12_4
; CHECK-NEXT: // %bb.3: // %entry
; CHECK-NEXT: ldr q1, [sp, #16] // 16-byte Folded Reload
; CHECK-NEXT: .LBB12_4: // %entry
; CHECK-NEXT: ldr q0, [sp, #80] // 16-byte Folded Reload
; CHECK-NEXT: ldr x30, [sp, #96] // 8-byte Folded Reload
; CHECK-NEXT: add sp, sp, #112
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x fp128> %a, %b
%s = select <2 x i1> %c, <2 x fp128> %d, <2 x fp128> %e
ret <2 x fp128> %s
}
define <3 x fp128> @v3f128_fp128(<3 x fp128> %a, <3 x fp128> %b, <3 x fp128> %d, <3 x fp128> %e) {
; CHECK-LABEL: v3f128_fp128:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #112
; CHECK-NEXT: str x30, [sp, #96] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 112
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: stp q1, q4, [sp] // 32-byte Folded Spill
; CHECK-NEXT: mov v1.16b, v3.16b
; CHECK-NEXT: stp q2, q5, [sp, #32] // 32-byte Folded Spill
; CHECK-NEXT: stp q6, q7, [sp, #64] // 32-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: b.lt .LBB13_2
; CHECK-NEXT: // %bb.1:
; CHECK-NEXT: ldr q0, [sp, #128]
; CHECK-NEXT: str q0, [sp, #64] // 16-byte Folded Spill
; CHECK-NEXT: .LBB13_2: // %entry
; CHECK-NEXT: ldp q0, q1, [sp] // 32-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: b.lt .LBB13_4
; CHECK-NEXT: // %bb.3:
; CHECK-NEXT: ldr q0, [sp, #144]
; CHECK-NEXT: str q0, [sp, #80] // 16-byte Folded Spill
; CHECK-NEXT: .LBB13_4: // %entry
; CHECK-NEXT: ldp q0, q1, [sp, #32] // 32-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: add x8, sp, #160
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: add x9, sp, #112
; CHECK-NEXT: csel x8, x9, x8, lt
; CHECK-NEXT: ldp q0, q1, [sp, #64] // 32-byte Folded Reload
; CHECK-NEXT: ldr q2, [x8]
; CHECK-NEXT: ldr x30, [sp, #96] // 8-byte Folded Reload
; CHECK-NEXT: add sp, sp, #112
; CHECK-NEXT: ret
entry:
%c = fcmp olt <3 x fp128> %a, %b
%s = select <3 x i1> %c, <3 x fp128> %d, <3 x fp128> %e
ret <3 x fp128> %s
}
define <2 x double> @v2f128_double(<2 x fp128> %a, <2 x fp128> %b, <2 x double> %d, <2 x double> %e) {
; CHECK-LABEL: v2f128_double:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #96
; CHECK-NEXT: str x30, [sp, #80] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 96
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: str q0, [sp] // 16-byte Folded Spill
; CHECK-NEXT: mov v0.16b, v1.16b
; CHECK-NEXT: mov v1.16b, v3.16b
; CHECK-NEXT: stp q4, q5, [sp, #48] // 32-byte Folded Spill
; CHECK-NEXT: str q2, [sp, #32] // 16-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr q1, [sp, #32] // 16-byte Folded Reload
; CHECK-NEXT: cset w8, lt
; CHECK-NEXT: sbfx x8, x8, #0, #1
; CHECK-NEXT: fmov d0, x8
; CHECK-NEXT: str q0, [sp, #16] // 16-byte Folded Spill
; CHECK-NEXT: ldr q0, [sp] // 16-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr q1, [sp, #16] // 16-byte Folded Reload
; CHECK-NEXT: ldr x30, [sp, #80] // 8-byte Folded Reload
; CHECK-NEXT: cset w8, lt
; CHECK-NEXT: sbfx x8, x8, #0, #1
; CHECK-NEXT: fmov d0, x8
; CHECK-NEXT: mov v0.d[1], v1.d[0]
; CHECK-NEXT: ldp q2, q1, [sp, #48] // 32-byte Folded Reload
; CHECK-NEXT: bsl v0.16b, v2.16b, v1.16b
; CHECK-NEXT: add sp, sp, #96
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x fp128> %a, %b
%s = select <2 x i1> %c, <2 x double> %d, <2 x double> %e
ret <2 x double> %s
}
define <3 x double> @v3f128_double(<3 x fp128> %a, <3 x fp128> %b, <3 x double> %d, <3 x double> %e) {
; CHECK-LABEL: v3f128_double:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: sub sp, sp, #160
; CHECK-NEXT: str x30, [sp, #144] // 8-byte Folded Spill
; CHECK-NEXT: .cfi_def_cfa_offset 160
; CHECK-NEXT: .cfi_offset w30, -16
; CHECK-NEXT: stp q2, q5, [sp, #112] // 32-byte Folded Spill
; CHECK-NEXT: // kill: def $d6 killed $d6 def $q6
; CHECK-NEXT: // kill: def $d7 killed $d7 def $q7
; CHECK-NEXT: ldr d5, [sp, #184]
; CHECK-NEXT: str q3, [sp, #64] // 16-byte Folded Spill
; CHECK-NEXT: ldp d3, d2, [sp, #168]
; CHECK-NEXT: mov v6.d[1], v7.d[0]
; CHECK-NEXT: str q0, [sp, #16] // 16-byte Folded Spill
; CHECK-NEXT: mov v0.16b, v1.16b
; CHECK-NEXT: mov v1.16b, v4.16b
; CHECK-NEXT: str q5, [sp, #96] // 16-byte Folded Spill
; CHECK-NEXT: ldr d5, [sp, #160]
; CHECK-NEXT: mov v3.d[1], v2.d[0]
; CHECK-NEXT: str q5, [sp, #80] // 16-byte Folded Spill
; CHECK-NEXT: stp q6, q3, [sp, #32] // 32-byte Folded Spill
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr q1, [sp, #64] // 16-byte Folded Reload
; CHECK-NEXT: cset w8, lt
; CHECK-NEXT: sbfx x8, x8, #0, #1
; CHECK-NEXT: fmov d0, x8
; CHECK-NEXT: str q0, [sp] // 16-byte Folded Spill
; CHECK-NEXT: ldr q0, [sp, #16] // 16-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldr q0, [sp] // 16-byte Folded Reload
; CHECK-NEXT: cset w8, lt
; CHECK-NEXT: sbfx x8, x8, #0, #1
; CHECK-NEXT: fmov d1, x8
; CHECK-NEXT: mov v1.d[1], v0.d[0]
; CHECK-NEXT: str q1, [sp, #64] // 16-byte Folded Spill
; CHECK-NEXT: ldp q0, q1, [sp, #112] // 32-byte Folded Reload
; CHECK-NEXT: bl __lttf2
; CHECK-NEXT: ldp q1, q0, [sp, #32] // 32-byte Folded Reload
; CHECK-NEXT: cmp w0, #0
; CHECK-NEXT: ldp q2, q4, [sp, #64] // 32-byte Folded Reload
; CHECK-NEXT: cset w8, lt
; CHECK-NEXT: sbfx x8, x8, #0, #1
; CHECK-NEXT: ldr q3, [sp, #96] // 16-byte Folded Reload
; CHECK-NEXT: ldr x30, [sp, #144] // 8-byte Folded Reload
; CHECK-NEXT: bit v0.16b, v1.16b, v2.16b
; CHECK-NEXT: fmov d2, x8
; CHECK-NEXT: bsl v2.16b, v4.16b, v3.16b
; CHECK-NEXT: ext v1.16b, v0.16b, v0.16b, #8
; CHECK-NEXT: // kill: def $d0 killed $d0 killed $q0
; CHECK-NEXT: // kill: def $d2 killed $d2 killed $q2
; CHECK-NEXT: // kill: def $d1 killed $d1 killed $q1
; CHECK-NEXT: add sp, sp, #160
; CHECK-NEXT: ret
entry:
%c = fcmp olt <3 x fp128> %a, %b
%s = select <3 x i1> %c, <3 x double> %d, <3 x double> %e
ret <3 x double> %s
}
define <2 x double> @v2f64_double(<2 x double> %a, <2 x double> %b, <2 x double> %d, <2 x double> %e) {
; CHECK-LABEL: v2f64_double:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.2d, v1.2d, v0.2d
; CHECK-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x double> %a, %b
%s = select <2 x i1> %c, <2 x double> %d, <2 x double> %e
ret <2 x double> %s
}
define <3 x double> @v3f64_double(<3 x double> %a, <3 x double> %b, <3 x double> %d, <3 x double> %e) {
; CHECK-SD-LABEL: v3f64_double:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: // kill: def $d3 killed $d3 def $q3
; CHECK-SD-NEXT: // kill: def $d0 killed $d0 def $q0
; CHECK-SD-NEXT: // kill: def $d4 killed $d4 def $q4
; CHECK-SD-NEXT: // kill: def $d1 killed $d1 def $q1
; CHECK-SD-NEXT: // kill: def $d6 killed $d6 def $q6
; CHECK-SD-NEXT: // kill: def $d7 killed $d7 def $q7
; CHECK-SD-NEXT: // kill: def $d2 killed $d2 def $q2
; CHECK-SD-NEXT: // kill: def $d5 killed $d5 def $q5
; CHECK-SD-NEXT: ldr d16, [sp, #24]
; CHECK-SD-NEXT: ldr d17, [sp]
; CHECK-SD-NEXT: mov v3.d[1], v4.d[0]
; CHECK-SD-NEXT: mov v0.d[1], v1.d[0]
; CHECK-SD-NEXT: mov v6.d[1], v7.d[0]
; CHECK-SD-NEXT: ldp d1, d4, [sp, #8]
; CHECK-SD-NEXT: fcmgt v2.2d, v5.2d, v2.2d
; CHECK-SD-NEXT: mov v1.d[1], v4.d[0]
; CHECK-SD-NEXT: fcmgt v0.2d, v3.2d, v0.2d
; CHECK-SD-NEXT: bsl v2.16b, v17.16b, v16.16b
; CHECK-SD-NEXT: // kill: def $d2 killed $d2 killed $q2
; CHECK-SD-NEXT: bsl v0.16b, v6.16b, v1.16b
; CHECK-SD-NEXT: ext v1.16b, v0.16b, v0.16b, #8
; CHECK-SD-NEXT: // kill: def $d0 killed $d0 killed $q0
; CHECK-SD-NEXT: // kill: def $d1 killed $d1 killed $q1
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v3f64_double:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: // kill: def $d0 killed $d0 def $q0
; CHECK-GI-NEXT: // kill: def $d3 killed $d3 def $q3
; CHECK-GI-NEXT: // kill: def $d1 killed $d1 def $q1
; CHECK-GI-NEXT: // kill: def $d4 killed $d4 def $q4
; CHECK-GI-NEXT: // kill: def $d6 killed $d6 def $q6
; CHECK-GI-NEXT: // kill: def $d7 killed $d7 def $q7
; CHECK-GI-NEXT: fcmp d2, d5
; CHECK-GI-NEXT: ldr x8, [sp]
; CHECK-GI-NEXT: ldr x10, [sp, #24]
; CHECK-GI-NEXT: mov v0.d[1], v1.d[0]
; CHECK-GI-NEXT: mov v3.d[1], v4.d[0]
; CHECK-GI-NEXT: mov v6.d[1], v7.d[0]
; CHECK-GI-NEXT: ldp d1, d4, [sp, #8]
; CHECK-GI-NEXT: cset w9, mi
; CHECK-GI-NEXT: sbfx x9, x9, #0, #1
; CHECK-GI-NEXT: fcmgt v0.2d, v3.2d, v0.2d
; CHECK-GI-NEXT: mov v1.d[1], v4.d[0]
; CHECK-GI-NEXT: and x8, x8, x9
; CHECK-GI-NEXT: bic x9, x10, x9
; CHECK-GI-NEXT: orr x8, x8, x9
; CHECK-GI-NEXT: fmov d2, x8
; CHECK-GI-NEXT: bsl v0.16b, v6.16b, v1.16b
; CHECK-GI-NEXT: mov d1, v0.d[1]
; CHECK-GI-NEXT: // kill: def $d0 killed $d0 killed $q0
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <3 x double> %a, %b
%s = select <3 x i1> %c, <3 x double> %d, <3 x double> %e
ret <3 x double> %s
}
define <4 x double> @v4f64_double(<4 x double> %a, <4 x double> %b, <4 x double> %d, <4 x double> %e) {
; CHECK-SD-LABEL: v4f64_double:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v1.2d, v3.2d, v1.2d
; CHECK-SD-NEXT: fcmgt v0.2d, v2.2d, v0.2d
; CHECK-SD-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-SD-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v4f64_double:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: fcmgt v0.2d, v2.2d, v0.2d
; CHECK-GI-NEXT: fcmgt v1.2d, v3.2d, v1.2d
; CHECK-GI-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-GI-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <4 x double> %a, %b
%s = select <4 x i1> %c, <4 x double> %d, <4 x double> %e
ret <4 x double> %s
}
define <2 x i32> @v2f64_i32(<2 x double> %a, <2 x double> %b, <2 x i32> %d, <2 x i32> %e) {
; CHECK-LABEL: v2f64_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.2d, v1.2d, v0.2d
; CHECK-NEXT: xtn v0.2s, v0.2d
; CHECK-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x double> %a, %b
%s = select <2 x i1> %c, <2 x i32> %d, <2 x i32> %e
ret <2 x i32> %s
}
define <3 x i32> @v3f64_i32(<3 x double> %a, <3 x double> %b, <3 x i32> %d, <3 x i32> %e) {
; CHECK-SD-LABEL: v3f64_i32:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: // kill: def $d3 killed $d3 def $q3
; CHECK-SD-NEXT: // kill: def $d0 killed $d0 def $q0
; CHECK-SD-NEXT: // kill: def $d4 killed $d4 def $q4
; CHECK-SD-NEXT: // kill: def $d1 killed $d1 def $q1
; CHECK-SD-NEXT: // kill: def $d5 killed $d5 def $q5
; CHECK-SD-NEXT: // kill: def $d2 killed $d2 def $q2
; CHECK-SD-NEXT: mov v0.d[1], v1.d[0]
; CHECK-SD-NEXT: mov v3.d[1], v4.d[0]
; CHECK-SD-NEXT: fcmgt v1.2d, v5.2d, v2.2d
; CHECK-SD-NEXT: fcmgt v0.2d, v3.2d, v0.2d
; CHECK-SD-NEXT: uzp1 v0.4s, v0.4s, v1.4s
; CHECK-SD-NEXT: bsl v0.16b, v6.16b, v7.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v3f64_i32:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: // kill: def $d0 killed $d0 def $q0
; CHECK-GI-NEXT: // kill: def $d1 killed $d1 def $q1
; CHECK-GI-NEXT: // kill: def $d3 killed $d3 def $q3
; CHECK-GI-NEXT: mov w8, #31 // =0x1f
; CHECK-GI-NEXT: // kill: def $d4 killed $d4 def $q4
; CHECK-GI-NEXT: fcmp d2, d5
; CHECK-GI-NEXT: mov v0.d[1], v1.d[0]
; CHECK-GI-NEXT: mov v3.d[1], v4.d[0]
; CHECK-GI-NEXT: fmov s1, w8
; CHECK-GI-NEXT: cset w9, mi
; CHECK-GI-NEXT: mov v1.s[1], w8
; CHECK-GI-NEXT: fmov d2, x9
; CHECK-GI-NEXT: fcmgt v0.2d, v3.2d, v0.2d
; CHECK-GI-NEXT: mov v1.s[2], w8
; CHECK-GI-NEXT: mov w8, #-1 // =0xffffffff
; CHECK-GI-NEXT: uzp1 v0.4s, v0.4s, v2.4s
; CHECK-GI-NEXT: fmov s2, w8
; CHECK-GI-NEXT: mov v2.s[1], w8
; CHECK-GI-NEXT: ushl v0.4s, v0.4s, v1.4s
; CHECK-GI-NEXT: neg v1.4s, v1.4s
; CHECK-GI-NEXT: mov v2.s[2], w8
; CHECK-GI-NEXT: sshl v0.4s, v0.4s, v1.4s
; CHECK-GI-NEXT: eor v1.16b, v0.16b, v2.16b
; CHECK-GI-NEXT: and v0.16b, v6.16b, v0.16b
; CHECK-GI-NEXT: and v1.16b, v7.16b, v1.16b
; CHECK-GI-NEXT: orr v0.16b, v0.16b, v1.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <3 x double> %a, %b
%s = select <3 x i1> %c, <3 x i32> %d, <3 x i32> %e
ret <3 x i32> %s
}
define <4 x i32> @v4f64_i32(<4 x double> %a, <4 x double> %b, <4 x i32> %d, <4 x i32> %e) {
; CHECK-SD-LABEL: v4f64_i32:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v1.2d, v3.2d, v1.2d
; CHECK-SD-NEXT: fcmgt v0.2d, v2.2d, v0.2d
; CHECK-SD-NEXT: uzp1 v0.4s, v0.4s, v1.4s
; CHECK-SD-NEXT: bsl v0.16b, v4.16b, v5.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v4f64_i32:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: fcmgt v0.2d, v2.2d, v0.2d
; CHECK-GI-NEXT: fcmgt v1.2d, v3.2d, v1.2d
; CHECK-GI-NEXT: uzp1 v0.4s, v0.4s, v1.4s
; CHECK-GI-NEXT: shl v0.4s, v0.4s, #31
; CHECK-GI-NEXT: sshr v0.4s, v0.4s, #31
; CHECK-GI-NEXT: bsl v0.16b, v4.16b, v5.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <4 x double> %a, %b
%s = select <4 x i1> %c, <4 x i32> %d, <4 x i32> %e
ret <4 x i32> %s
}
define <2 x float> @v2f32_float(<2 x float> %a, <2 x float> %b, <2 x float> %d, <2 x float> %e) {
; CHECK-LABEL: v2f32_float:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.2s, v1.2s, v0.2s
; CHECK-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x float> %a, %b
%s = select <2 x i1> %c, <2 x float> %d, <2 x float> %e
ret <2 x float> %s
}
define <3 x float> @v3f32_float(<3 x float> %a, <3 x float> %b, <3 x float> %d, <3 x float> %e) {
; CHECK-SD-LABEL: v3f32_float:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-SD-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v3f32_float:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: mov w8, #31 // =0x1f
; CHECK-GI-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NEXT: fmov s4, w8
; CHECK-GI-NEXT: mov v4.s[1], w8
; CHECK-GI-NEXT: mov v4.s[2], w8
; CHECK-GI-NEXT: mov w8, #-1 // =0xffffffff
; CHECK-GI-NEXT: fmov s1, w8
; CHECK-GI-NEXT: mov v1.s[1], w8
; CHECK-GI-NEXT: ushl v0.4s, v0.4s, v4.4s
; CHECK-GI-NEXT: neg v4.4s, v4.4s
; CHECK-GI-NEXT: sshl v0.4s, v0.4s, v4.4s
; CHECK-GI-NEXT: mov v1.s[2], w8
; CHECK-GI-NEXT: eor v1.16b, v0.16b, v1.16b
; CHECK-GI-NEXT: and v0.16b, v2.16b, v0.16b
; CHECK-GI-NEXT: and v1.16b, v3.16b, v1.16b
; CHECK-GI-NEXT: orr v0.16b, v0.16b, v1.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <3 x float> %a, %b
%s = select <3 x i1> %c, <3 x float> %d, <3 x float> %e
ret <3 x float> %s
}
define <4 x float> @v4f32_float(<4 x float> %a, <4 x float> %b, <4 x float> %d, <4 x float> %e) {
; CHECK-LABEL: v4f32_float:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <4 x float> %a, %b
%s = select <4 x i1> %c, <4 x float> %d, <4 x float> %e
ret <4 x float> %s
}
define <8 x float> @v8f32_float(<8 x float> %a, <8 x float> %b, <8 x float> %d, <8 x float> %e) {
; CHECK-SD-LABEL: v8f32_float:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v1.4s, v3.4s, v1.4s
; CHECK-SD-NEXT: fcmgt v0.4s, v2.4s, v0.4s
; CHECK-SD-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-SD-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v8f32_float:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: fcmgt v0.4s, v2.4s, v0.4s
; CHECK-GI-NEXT: fcmgt v1.4s, v3.4s, v1.4s
; CHECK-GI-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-GI-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <8 x float> %a, %b
%s = select <8 x i1> %c, <8 x float> %d, <8 x float> %e
ret <8 x float> %s
}
define <2 x i32> @v2f32_i32(<2 x float> %a, <2 x float> %b, <2 x i32> %d, <2 x i32> %e) {
; CHECK-LABEL: v2f32_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.2s, v1.2s, v0.2s
; CHECK-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <2 x float> %a, %b
%s = select <2 x i1> %c, <2 x i32> %d, <2 x i32> %e
ret <2 x i32> %s
}
define <3 x i32> @v3f32_i32(<3 x float> %a, <3 x float> %b, <3 x i32> %d, <3 x i32> %e) {
; CHECK-SD-LABEL: v3f32_i32:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-SD-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v3f32_i32:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: mov w8, #31 // =0x1f
; CHECK-GI-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NEXT: fmov s4, w8
; CHECK-GI-NEXT: mov v4.s[1], w8
; CHECK-GI-NEXT: mov v4.s[2], w8
; CHECK-GI-NEXT: mov w8, #-1 // =0xffffffff
; CHECK-GI-NEXT: fmov s1, w8
; CHECK-GI-NEXT: mov v1.s[1], w8
; CHECK-GI-NEXT: ushl v0.4s, v0.4s, v4.4s
; CHECK-GI-NEXT: neg v4.4s, v4.4s
; CHECK-GI-NEXT: sshl v0.4s, v0.4s, v4.4s
; CHECK-GI-NEXT: mov v1.s[2], w8
; CHECK-GI-NEXT: eor v1.16b, v0.16b, v1.16b
; CHECK-GI-NEXT: and v0.16b, v2.16b, v0.16b
; CHECK-GI-NEXT: and v1.16b, v3.16b, v1.16b
; CHECK-GI-NEXT: orr v0.16b, v0.16b, v1.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <3 x float> %a, %b
%s = select <3 x i1> %c, <3 x i32> %d, <3 x i32> %e
ret <3 x i32> %s
}
define <4 x i32> @v4f32_i32(<4 x float> %a, <4 x float> %b, <4 x i32> %d, <4 x i32> %e) {
; CHECK-LABEL: v4f32_i32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-NEXT: ret
entry:
%c = fcmp olt <4 x float> %a, %b
%s = select <4 x i1> %c, <4 x i32> %d, <4 x i32> %e
ret <4 x i32> %s
}
define <8 x i32> @v8f32_i32(<8 x float> %a, <8 x float> %b, <8 x i32> %d, <8 x i32> %e) {
; CHECK-SD-LABEL: v8f32_i32:
; CHECK-SD: // %bb.0: // %entry
; CHECK-SD-NEXT: fcmgt v1.4s, v3.4s, v1.4s
; CHECK-SD-NEXT: fcmgt v0.4s, v2.4s, v0.4s
; CHECK-SD-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-SD-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-SD-NEXT: ret
;
; CHECK-GI-LABEL: v8f32_i32:
; CHECK-GI: // %bb.0: // %entry
; CHECK-GI-NEXT: fcmgt v0.4s, v2.4s, v0.4s
; CHECK-GI-NEXT: fcmgt v1.4s, v3.4s, v1.4s
; CHECK-GI-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-GI-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-GI-NEXT: ret
entry:
%c = fcmp olt <8 x float> %a, %b
%s = select <8 x i1> %c, <8 x i32> %d, <8 x i32> %e
ret <8 x i32> %s
}
define <7 x half> @v7f16_half(<7 x half> %a, <7 x half> %b, <7 x half> %d, <7 x half> %e) {
; CHECK-SD-NOFP16-LABEL: v7f16_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h4, v1.h[1]
; CHECK-SD-NOFP16-NEXT: mov h5, v0.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h1
; CHECK-SD-NOFP16-NEXT: fcvt s7, h0
; CHECK-SD-NOFP16-NEXT: mov h16, v1.h[2]
; CHECK-SD-NOFP16-NEXT: fcvt s4, h4
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: fcmp s5, s4
; CHECK-SD-NOFP16-NEXT: mov h4, v0.h[2]
; CHECK-SD-NOFP16-NEXT: mov h5, v1.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: fcvt s7, h16
; CHECK-SD-NOFP16-NEXT: fcvt s4, h4
; CHECK-SD-NOFP16-NEXT: mov h6, v0.h[3]
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: mov h16, v0.h[4]
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s4, s7
; CHECK-SD-NOFP16-NEXT: fmov s4, w9
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: mov h7, v1.h[4]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: mov v4.h[1], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: mov h5, v1.h[5]
; CHECK-SD-NOFP16-NEXT: mov h6, v0.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s7, h7
; CHECK-SD-NOFP16-NEXT: mov v4.h[2], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: fcmp s16, s7
; CHECK-SD-NOFP16-NEXT: mov h7, v1.h[6]
; CHECK-SD-NOFP16-NEXT: mov h16, v0.h[6]
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[7]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[7]
; CHECK-SD-NOFP16-NEXT: mov v4.h[3], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: fcvt s5, h7
; CHECK-SD-NOFP16-NEXT: fcvt s6, h16
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: mov v4.h[4], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: mov v4.h[5], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: mov v4.h[6], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v4.h[7], w8
; CHECK-SD-NOFP16-NEXT: mov v0.16b, v4.16b
; CHECK-SD-NOFP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v7f16_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-SD-FP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v7f16_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: mov w8, #15 // =0xf
; CHECK-GI-NOFP16-NEXT: mov h5, v0.h[4]
; CHECK-GI-NOFP16-NEXT: mov h6, v0.h[5]
; CHECK-GI-NOFP16-NEXT: fmov s4, w8
; CHECK-GI-NOFP16-NEXT: mov h16, v1.h[4]
; CHECK-GI-NOFP16-NEXT: mov w8, #65535 // =0xffff
; CHECK-GI-NOFP16-NEXT: mov h17, v1.h[5]
; CHECK-GI-NOFP16-NEXT: mov h18, v0.h[6]
; CHECK-GI-NOFP16-NEXT: mov h19, v1.h[6]
; CHECK-GI-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: mov v7.16b, v4.16b
; CHECK-GI-NOFP16-NEXT: mov v5.h[1], v6.h[0]
; CHECK-GI-NOFP16-NEXT: fmov s6, w8
; CHECK-GI-NOFP16-NEXT: mov v16.h[1], v17.h[0]
; CHECK-GI-NOFP16-NEXT: mov v7.h[1], v4.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.16b, v6.16b
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: mov v5.h[2], v18.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.h[1], v6.h[0]
; CHECK-GI-NOFP16-NEXT: mov v16.h[2], v19.h[0]
; CHECK-GI-NOFP16-NEXT: mov v7.h[2], v4.h[0]
; CHECK-GI-NOFP16-NEXT: fcvtl v5.4s, v5.4h
; CHECK-GI-NOFP16-NEXT: mov v17.h[2], v6.h[0]
; CHECK-GI-NOFP16-NEXT: fcvtl v16.4s, v16.4h
; CHECK-GI-NOFP16-NEXT: mov v7.h[3], v4.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.h[3], v6.h[0]
; CHECK-GI-NOFP16-NEXT: fcmgt v1.4s, v16.4s, v5.4s
; CHECK-GI-NOFP16-NEXT: mov v7.h[4], v4.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.h[4], v6.h[0]
; CHECK-GI-NOFP16-NEXT: uzp1 v0.8h, v0.8h, v1.8h
; CHECK-GI-NOFP16-NEXT: mov v7.h[5], v4.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.h[5], v6.h[0]
; CHECK-GI-NOFP16-NEXT: mov v7.h[6], v4.h[0]
; CHECK-GI-NOFP16-NEXT: mov v17.h[6], v6.h[0]
; CHECK-GI-NOFP16-NEXT: ushl v0.8h, v0.8h, v7.8h
; CHECK-GI-NOFP16-NEXT: neg v1.8h, v7.8h
; CHECK-GI-NOFP16-NEXT: sshl v0.8h, v0.8h, v1.8h
; CHECK-GI-NOFP16-NEXT: eor v1.16b, v0.16b, v17.16b
; CHECK-GI-NOFP16-NEXT: and v0.16b, v2.16b, v0.16b
; CHECK-GI-NOFP16-NEXT: and v1.16b, v3.16b, v1.16b
; CHECK-GI-NOFP16-NEXT: orr v0.16b, v0.16b, v1.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v7f16_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: mov w8, #15 // =0xf
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-GI-FP16-NEXT: fmov s4, w8
; CHECK-GI-FP16-NEXT: mov w8, #65535 // =0xffff
; CHECK-GI-FP16-NEXT: fmov s6, w8
; CHECK-GI-FP16-NEXT: mov v5.16b, v4.16b
; CHECK-GI-FP16-NEXT: mov v7.16b, v6.16b
; CHECK-GI-FP16-NEXT: mov v5.h[1], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[1], v6.h[0]
; CHECK-GI-FP16-NEXT: mov v5.h[2], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[2], v6.h[0]
; CHECK-GI-FP16-NEXT: mov v5.h[3], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[3], v6.h[0]
; CHECK-GI-FP16-NEXT: mov v5.h[4], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[4], v6.h[0]
; CHECK-GI-FP16-NEXT: mov v5.h[5], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[5], v6.h[0]
; CHECK-GI-FP16-NEXT: mov v5.h[6], v4.h[0]
; CHECK-GI-FP16-NEXT: mov v7.h[6], v6.h[0]
; CHECK-GI-FP16-NEXT: ushl v0.8h, v0.8h, v5.8h
; CHECK-GI-FP16-NEXT: neg v1.8h, v5.8h
; CHECK-GI-FP16-NEXT: sshl v0.8h, v0.8h, v1.8h
; CHECK-GI-FP16-NEXT: eor v1.16b, v0.16b, v7.16b
; CHECK-GI-FP16-NEXT: and v0.16b, v2.16b, v0.16b
; CHECK-GI-FP16-NEXT: and v1.16b, v3.16b, v1.16b
; CHECK-GI-FP16-NEXT: orr v0.16b, v0.16b, v1.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <7 x half> %a, %b
%s = select <7 x i1> %c, <7 x half> %d, <7 x half> %e
ret <7 x half> %s
}
define <4 x half> @v4f16_half(<4 x half> %a, <4 x half> %b, <4 x half> %d, <4 x half> %e) {
; CHECK-SD-NOFP16-LABEL: v4f16_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-SD-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-SD-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-SD-NOFP16-NEXT: xtn v0.4h, v0.4s
; CHECK-SD-NOFP16-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v4f16_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.4h, v1.4h, v0.4h
; CHECK-SD-FP16-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v4f16_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: xtn v0.4h, v0.4s
; CHECK-GI-NOFP16-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v4f16_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.4h, v1.4h, v0.4h
; CHECK-GI-FP16-NEXT: bsl v0.8b, v2.8b, v3.8b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <4 x half> %a, %b
%s = select <4 x i1> %c, <4 x half> %d, <4 x half> %e
ret <4 x half> %s
}
define <8 x half> @v8f16_half(<8 x half> %a, <8 x half> %b, <8 x half> %d, <8 x half> %e) {
; CHECK-SD-NOFP16-LABEL: v8f16_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h4, v1.h[1]
; CHECK-SD-NOFP16-NEXT: mov h5, v0.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h1
; CHECK-SD-NOFP16-NEXT: fcvt s7, h0
; CHECK-SD-NOFP16-NEXT: mov h16, v1.h[2]
; CHECK-SD-NOFP16-NEXT: fcvt s4, h4
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: fcmp s5, s4
; CHECK-SD-NOFP16-NEXT: mov h4, v0.h[2]
; CHECK-SD-NOFP16-NEXT: mov h5, v1.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: fcvt s7, h16
; CHECK-SD-NOFP16-NEXT: fcvt s4, h4
; CHECK-SD-NOFP16-NEXT: mov h6, v0.h[3]
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: mov h16, v0.h[4]
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s4, s7
; CHECK-SD-NOFP16-NEXT: fmov s4, w9
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: mov h7, v1.h[4]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: mov v4.h[1], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: mov h5, v1.h[5]
; CHECK-SD-NOFP16-NEXT: mov h6, v0.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s7, h7
; CHECK-SD-NOFP16-NEXT: mov v4.h[2], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: fcmp s16, s7
; CHECK-SD-NOFP16-NEXT: mov h7, v1.h[6]
; CHECK-SD-NOFP16-NEXT: mov h16, v0.h[6]
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[7]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[7]
; CHECK-SD-NOFP16-NEXT: mov v4.h[3], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: fcvt s5, h7
; CHECK-SD-NOFP16-NEXT: fcvt s6, h16
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: mov v4.h[4], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s6, s5
; CHECK-SD-NOFP16-NEXT: mov v4.h[5], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: mov v4.h[6], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v4.h[7], w8
; CHECK-SD-NOFP16-NEXT: mov v0.16b, v4.16b
; CHECK-SD-NOFP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v8f16_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-SD-FP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v8f16_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v4.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v0.4s, v0.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v5.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v1.4s, v1.8h
; CHECK-GI-NOFP16-NEXT: fcmgt v4.4s, v5.4s, v4.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: uzp1 v0.8h, v4.8h, v0.8h
; CHECK-GI-NOFP16-NEXT: shl v0.8h, v0.8h, #15
; CHECK-GI-NOFP16-NEXT: sshr v0.8h, v0.8h, #15
; CHECK-GI-NOFP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v8f16_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-GI-FP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <8 x half> %a, %b
%s = select <8 x i1> %c, <8 x half> %d, <8 x half> %e
ret <8 x half> %s
}
define <16 x half> @v16f16_half(<16 x half> %a, <16 x half> %b, <16 x half> %d, <16 x half> %e) {
; CHECK-SD-NOFP16-LABEL: v16f16_half:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[1]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[1]
; CHECK-SD-NOFP16-NEXT: mov h18, v3.h[2]
; CHECK-SD-NOFP16-NEXT: mov h19, v1.h[2]
; CHECK-SD-NOFP16-NEXT: fcvt s20, h3
; CHECK-SD-NOFP16-NEXT: fcvt s21, h1
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[3]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s21, s20
; CHECK-SD-NOFP16-NEXT: mov h20, v3.h[4]
; CHECK-SD-NOFP16-NEXT: mov h21, v1.h[4]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: csetm w14, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v3.h[5]
; CHECK-SD-NOFP16-NEXT: mov h19, v1.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s20, h20
; CHECK-SD-NOFP16-NEXT: fcvt s21, h21
; CHECK-SD-NOFP16-NEXT: csetm w13, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[6]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[6]
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: mov h3, v3.h[7]
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[7]
; CHECK-SD-NOFP16-NEXT: csetm w11, mi
; CHECK-SD-NOFP16-NEXT: fcmp s21, s20
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: csetm w12, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[1]
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: csetm w10, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: fcvt s16, h18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[2]
; CHECK-SD-NOFP16-NEXT: fcvt s17, h19
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[2]
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s1, s3
; CHECK-SD-NOFP16-NEXT: fcvt s1, h2
; CHECK-SD-NOFP16-NEXT: fcvt s3, h0
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: csetm w15, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v2.h[3]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[3]
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: csetm w16, mi
; CHECK-SD-NOFP16-NEXT: fcmp s3, s1
; CHECK-SD-NOFP16-NEXT: fmov s1, w14
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: csetm w14, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[4]
; CHECK-SD-NOFP16-NEXT: fmov s3, w14
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[4]
; CHECK-SD-NOFP16-NEXT: mov v1.h[1], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v2.h[5]
; CHECK-SD-NOFP16-NEXT: mov v3.h[1], w16
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: mov v1.h[2], w13
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: mov v3.h[2], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[6]
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[6]
; CHECK-SD-NOFP16-NEXT: mov v1.h[3], w11
; CHECK-SD-NOFP16-NEXT: mov h2, v2.h[7]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[7]
; CHECK-SD-NOFP16-NEXT: mov v3.h[3], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: fcvt s16, h18
; CHECK-SD-NOFP16-NEXT: fcvt s17, h19
; CHECK-SD-NOFP16-NEXT: mov v1.h[4], w12
; CHECK-SD-NOFP16-NEXT: fcvt s2, h2
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: mov v3.h[4], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov v1.h[5], w10
; CHECK-SD-NOFP16-NEXT: mov v3.h[5], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s0, s2
; CHECK-SD-NOFP16-NEXT: mov v1.h[6], w9
; CHECK-SD-NOFP16-NEXT: mov v3.h[6], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v1.h[7], w15
; CHECK-SD-NOFP16-NEXT: mov v3.h[7], w8
; CHECK-SD-NOFP16-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-SD-NOFP16-NEXT: mov v0.16b, v3.16b
; CHECK-SD-NOFP16-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v16f16_half:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v1.8h, v3.8h, v1.8h
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v2.8h, v0.8h
; CHECK-SD-FP16-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-SD-FP16-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v16f16_half:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v16.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v0.4s, v0.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v17.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v1.4s, v1.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v18.4s, v2.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v2.4s, v2.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v19.4s, v3.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v3.4s, v3.8h
; CHECK-GI-NOFP16-NEXT: fcmgt v16.4s, v18.4s, v16.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v2.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v2.4s, v19.4s, v17.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v1.4s, v3.4s, v1.4s
; CHECK-GI-NOFP16-NEXT: uzp1 v0.8h, v16.8h, v0.8h
; CHECK-GI-NOFP16-NEXT: uzp1 v1.8h, v2.8h, v1.8h
; CHECK-GI-NOFP16-NEXT: shl v0.8h, v0.8h, #15
; CHECK-GI-NOFP16-NEXT: shl v1.8h, v1.8h, #15
; CHECK-GI-NOFP16-NEXT: sshr v0.8h, v0.8h, #15
; CHECK-GI-NOFP16-NEXT: sshr v1.8h, v1.8h, #15
; CHECK-GI-NOFP16-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-GI-NOFP16-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v16f16_half:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v2.8h, v0.8h
; CHECK-GI-FP16-NEXT: fcmgt v1.8h, v3.8h, v1.8h
; CHECK-GI-FP16-NEXT: bsl v0.16b, v4.16b, v6.16b
; CHECK-GI-FP16-NEXT: bsl v1.16b, v5.16b, v7.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <16 x half> %a, %b
%s = select <16 x i1> %c, <16 x half> %d, <16 x half> %e
ret <16 x half> %s
}
define <7 x i32> @v7f16_i32(<7 x half> %a, <7 x half> %b, <7 x i32> %d, <7 x i32> %e) {
; CHECK-SD-NOFP16-LABEL: v7f16_i32:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h2, v1.h[1]
; CHECK-SD-NOFP16-NEXT: mov h3, v0.h[1]
; CHECK-SD-NOFP16-NEXT: mov h4, v1.h[2]
; CHECK-SD-NOFP16-NEXT: mov h5, v0.h[2]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h1
; CHECK-SD-NOFP16-NEXT: fcvt s7, h0
; CHECK-SD-NOFP16-NEXT: fcvt s2, h2
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: fcvt s4, h4
; CHECK-SD-NOFP16-NEXT: fcvt s5, h5
; CHECK-SD-NOFP16-NEXT: fcmp s3, s2
; CHECK-SD-NOFP16-NEXT: mov h2, v1.h[3]
; CHECK-SD-NOFP16-NEXT: mov h3, v0.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: mov h6, v1.h[5]
; CHECK-SD-NOFP16-NEXT: mov h7, v0.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s2, h2
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s5, s4
; CHECK-SD-NOFP16-NEXT: mov h4, v1.h[4]
; CHECK-SD-NOFP16-NEXT: mov h5, v0.h[4]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: fcvt s7, h7
; CHECK-SD-NOFP16-NEXT: csetm w10, mi
; CHECK-SD-NOFP16-NEXT: fcmp s3, s2
; CHECK-SD-NOFP16-NEXT: fcvt s2, h4
; CHECK-SD-NOFP16-NEXT: mov h4, v1.h[6]
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[7]
; CHECK-SD-NOFP16-NEXT: fcvt s3, h5
; CHECK-SD-NOFP16-NEXT: mov h5, v0.h[6]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[7]
; CHECK-SD-NOFP16-NEXT: csetm w11, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: csetm w12, mi
; CHECK-SD-NOFP16-NEXT: fcmp s3, s2
; CHECK-SD-NOFP16-NEXT: fcvt s2, h4
; CHECK-SD-NOFP16-NEXT: fcvt s3, h5
; CHECK-SD-NOFP16-NEXT: fmov s4, w9
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: add x9, sp, #8
; CHECK-SD-NOFP16-NEXT: csetm w13, mi
; CHECK-SD-NOFP16-NEXT: fmov s5, w13
; CHECK-SD-NOFP16-NEXT: mov v4.h[1], w8
; CHECK-SD-NOFP16-NEXT: mov x8, sp
; CHECK-SD-NOFP16-NEXT: fcmp s3, s2
; CHECK-SD-NOFP16-NEXT: fmov s2, w7
; CHECK-SD-NOFP16-NEXT: fmov s3, w0
; CHECK-SD-NOFP16-NEXT: mov v5.h[1], w12
; CHECK-SD-NOFP16-NEXT: ld1 { v2.s }[1], [x8]
; CHECK-SD-NOFP16-NEXT: mov v3.s[1], w1
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v4.h[2], w10
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: fmov s1, w4
; CHECK-SD-NOFP16-NEXT: ldr s0, [sp, #24]
; CHECK-SD-NOFP16-NEXT: mov v5.h[2], w8
; CHECK-SD-NOFP16-NEXT: ld1 { v2.s }[2], [x9]
; CHECK-SD-NOFP16-NEXT: add x9, sp, #32
; CHECK-SD-NOFP16-NEXT: mov v3.s[2], w2
; CHECK-SD-NOFP16-NEXT: mov v1.s[1], w5
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v4.h[3], w11
; CHECK-SD-NOFP16-NEXT: ld1 { v0.s }[1], [x9]
; CHECK-SD-NOFP16-NEXT: mov v5.h[3], w8
; CHECK-SD-NOFP16-NEXT: add x8, sp, #16
; CHECK-SD-NOFP16-NEXT: ld1 { v2.s }[3], [x8]
; CHECK-SD-NOFP16-NEXT: mov v3.s[3], w3
; CHECK-SD-NOFP16-NEXT: add x8, sp, #40
; CHECK-SD-NOFP16-NEXT: mov v1.s[2], w6
; CHECK-SD-NOFP16-NEXT: sshll v4.4s, v4.4h, #0
; CHECK-SD-NOFP16-NEXT: ld1 { v0.s }[2], [x8]
; CHECK-SD-NOFP16-NEXT: sshll v5.4s, v5.4h, #0
; CHECK-SD-NOFP16-NEXT: bit v2.16b, v3.16b, v4.16b
; CHECK-SD-NOFP16-NEXT: bit v0.16b, v1.16b, v5.16b
; CHECK-SD-NOFP16-NEXT: mov w1, v2.s[1]
; CHECK-SD-NOFP16-NEXT: mov w2, v2.s[2]
; CHECK-SD-NOFP16-NEXT: mov w3, v2.s[3]
; CHECK-SD-NOFP16-NEXT: fmov w0, s2
; CHECK-SD-NOFP16-NEXT: mov w5, v0.s[1]
; CHECK-SD-NOFP16-NEXT: mov w6, v0.s[2]
; CHECK-SD-NOFP16-NEXT: fmov w4, s0
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v7f16_i32:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fmov s2, w0
; CHECK-SD-FP16-NEXT: fmov s3, w7
; CHECK-SD-FP16-NEXT: mov x8, sp
; CHECK-SD-FP16-NEXT: fmov s5, w4
; CHECK-SD-FP16-NEXT: ldr s4, [sp, #24]
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-SD-FP16-NEXT: add x9, sp, #32
; CHECK-SD-FP16-NEXT: mov v2.s[1], w1
; CHECK-SD-FP16-NEXT: ld1 { v3.s }[1], [x8]
; CHECK-SD-FP16-NEXT: add x8, sp, #8
; CHECK-SD-FP16-NEXT: mov v5.s[1], w5
; CHECK-SD-FP16-NEXT: ld1 { v4.s }[1], [x9]
; CHECK-SD-FP16-NEXT: add x9, sp, #16
; CHECK-SD-FP16-NEXT: sshll v1.4s, v0.4h, #0
; CHECK-SD-FP16-NEXT: sshll2 v0.4s, v0.8h, #0
; CHECK-SD-FP16-NEXT: ld1 { v3.s }[2], [x8]
; CHECK-SD-FP16-NEXT: add x8, sp, #40
; CHECK-SD-FP16-NEXT: mov v2.s[2], w2
; CHECK-SD-FP16-NEXT: ld1 { v4.s }[2], [x8]
; CHECK-SD-FP16-NEXT: mov v5.s[2], w6
; CHECK-SD-FP16-NEXT: ld1 { v3.s }[3], [x9]
; CHECK-SD-FP16-NEXT: mov v2.s[3], w3
; CHECK-SD-FP16-NEXT: bsl v0.16b, v5.16b, v4.16b
; CHECK-SD-FP16-NEXT: bsl v1.16b, v2.16b, v3.16b
; CHECK-SD-FP16-NEXT: mov w5, v0.s[1]
; CHECK-SD-FP16-NEXT: mov w6, v0.s[2]
; CHECK-SD-FP16-NEXT: fmov w4, s0
; CHECK-SD-FP16-NEXT: mov w1, v1.s[1]
; CHECK-SD-FP16-NEXT: mov w2, v1.s[2]
; CHECK-SD-FP16-NEXT: mov w3, v1.s[3]
; CHECK-SD-FP16-NEXT: fmov w0, s1
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v7f16_i32:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: mov h2, v0.h[4]
; CHECK-GI-NOFP16-NEXT: mov h3, v0.h[5]
; CHECK-GI-NOFP16-NEXT: mov w8, #31 // =0x1f
; CHECK-GI-NOFP16-NEXT: mov h4, v1.h[4]
; CHECK-GI-NOFP16-NEXT: mov h5, v1.h[5]
; CHECK-GI-NOFP16-NEXT: ldr s17, [sp, #32]
; CHECK-GI-NOFP16-NEXT: mov h6, v0.h[6]
; CHECK-GI-NOFP16-NEXT: mov h7, v1.h[6]
; CHECK-GI-NOFP16-NEXT: fmov s16, w0
; CHECK-GI-NOFP16-NEXT: fmov s18, w4
; CHECK-GI-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: mov v2.h[1], v3.h[0]
; CHECK-GI-NOFP16-NEXT: fmov s3, w8
; CHECK-GI-NOFP16-NEXT: mov v4.h[1], v5.h[0]
; CHECK-GI-NOFP16-NEXT: ldr s5, [sp]
; CHECK-GI-NOFP16-NEXT: mov v16.s[1], w1
; CHECK-GI-NOFP16-NEXT: mov v18.s[1], w5
; CHECK-GI-NOFP16-NEXT: mov v3.s[1], w8
; CHECK-GI-NOFP16-NEXT: fmov w9, s5
; CHECK-GI-NOFP16-NEXT: fmov s5, w7
; CHECK-GI-NOFP16-NEXT: mov v2.h[2], v6.h[0]
; CHECK-GI-NOFP16-NEXT: ldr s6, [sp, #8]
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: mov v4.h[2], v7.h[0]
; CHECK-GI-NOFP16-NEXT: ldr s7, [sp, #24]
; CHECK-GI-NOFP16-NEXT: mov v16.s[2], w2
; CHECK-GI-NOFP16-NEXT: mov v5.s[1], w9
; CHECK-GI-NOFP16-NEXT: fmov w9, s6
; CHECK-GI-NOFP16-NEXT: ldr s6, [sp, #16]
; CHECK-GI-NOFP16-NEXT: mov v3.s[2], w8
; CHECK-GI-NOFP16-NEXT: mov w8, #-1 // =0xffffffff
; CHECK-GI-NOFP16-NEXT: mov v7.s[1], v17.s[0]
; CHECK-GI-NOFP16-NEXT: ldr s17, [sp, #40]
; CHECK-GI-NOFP16-NEXT: fcvtl v2.4s, v2.4h
; CHECK-GI-NOFP16-NEXT: mov v18.s[2], w6
; CHECK-GI-NOFP16-NEXT: fcvtl v4.4s, v4.4h
; CHECK-GI-NOFP16-NEXT: mov v16.s[3], w3
; CHECK-GI-NOFP16-NEXT: mov v5.s[2], w9
; CHECK-GI-NOFP16-NEXT: mov v7.s[2], v17.s[0]
; CHECK-GI-NOFP16-NEXT: fcmgt v2.4s, v4.4s, v2.4s
; CHECK-GI-NOFP16-NEXT: fmov s4, w8
; CHECK-GI-NOFP16-NEXT: mov v4.s[1], w8
; CHECK-GI-NOFP16-NEXT: ushl v2.4s, v2.4s, v3.4s
; CHECK-GI-NOFP16-NEXT: neg v3.4s, v3.4s
; CHECK-GI-NOFP16-NEXT: mov v4.s[2], w8
; CHECK-GI-NOFP16-NEXT: sshl v2.4s, v2.4s, v3.4s
; CHECK-GI-NOFP16-NEXT: fmov w8, s6
; CHECK-GI-NOFP16-NEXT: mov v5.s[3], w8
; CHECK-GI-NOFP16-NEXT: eor v1.16b, v2.16b, v4.16b
; CHECK-GI-NOFP16-NEXT: and v2.16b, v18.16b, v2.16b
; CHECK-GI-NOFP16-NEXT: and v1.16b, v7.16b, v1.16b
; CHECK-GI-NOFP16-NEXT: bsl v0.16b, v16.16b, v5.16b
; CHECK-GI-NOFP16-NEXT: orr v1.16b, v2.16b, v1.16b
; CHECK-GI-NOFP16-NEXT: mov s2, v0.s[1]
; CHECK-GI-NOFP16-NEXT: mov s3, v0.s[2]
; CHECK-GI-NOFP16-NEXT: mov s4, v0.s[3]
; CHECK-GI-NOFP16-NEXT: fmov w0, s0
; CHECK-GI-NOFP16-NEXT: mov s5, v1.s[1]
; CHECK-GI-NOFP16-NEXT: mov s6, v1.s[2]
; CHECK-GI-NOFP16-NEXT: fmov w4, s1
; CHECK-GI-NOFP16-NEXT: fmov w1, s2
; CHECK-GI-NOFP16-NEXT: fmov w2, s3
; CHECK-GI-NOFP16-NEXT: fmov w3, s4
; CHECK-GI-NOFP16-NEXT: fmov w5, s5
; CHECK-GI-NOFP16-NEXT: fmov w6, s6
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v7f16_i32:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-GI-FP16-NEXT: mov w10, #31 // =0x1f
; CHECK-GI-FP16-NEXT: ldr s3, [sp]
; CHECK-GI-FP16-NEXT: fmov s2, w10
; CHECK-GI-FP16-NEXT: fmov s6, w0
; CHECK-GI-FP16-NEXT: ldr s4, [sp, #8]
; CHECK-GI-FP16-NEXT: fmov s17, w4
; CHECK-GI-FP16-NEXT: ldr s7, [sp, #24]
; CHECK-GI-FP16-NEXT: ldr s16, [sp, #32]
; CHECK-GI-FP16-NEXT: umov w8, v0.h[4]
; CHECK-GI-FP16-NEXT: umov w9, v0.h[5]
; CHECK-GI-FP16-NEXT: mov v2.s[1], w10
; CHECK-GI-FP16-NEXT: mov v6.s[1], w1
; CHECK-GI-FP16-NEXT: mov v17.s[1], w5
; CHECK-GI-FP16-NEXT: mov v7.s[1], v16.s[0]
; CHECK-GI-FP16-NEXT: ldr s16, [sp, #40]
; CHECK-GI-FP16-NEXT: fmov s1, w8
; CHECK-GI-FP16-NEXT: umov w8, v0.h[6]
; CHECK-GI-FP16-NEXT: mov v2.s[2], w10
; CHECK-GI-FP16-NEXT: ushll v0.4s, v0.4h, #0
; CHECK-GI-FP16-NEXT: mov v6.s[2], w2
; CHECK-GI-FP16-NEXT: mov v17.s[2], w6
; CHECK-GI-FP16-NEXT: mov v7.s[2], v16.s[0]
; CHECK-GI-FP16-NEXT: mov v1.s[1], w9
; CHECK-GI-FP16-NEXT: mov w9, #-1 // =0xffffffff
; CHECK-GI-FP16-NEXT: fmov s5, w9
; CHECK-GI-FP16-NEXT: shl v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: mov v6.s[3], w3
; CHECK-GI-FP16-NEXT: mov v1.s[2], w8
; CHECK-GI-FP16-NEXT: fmov w8, s3
; CHECK-GI-FP16-NEXT: fmov s3, w7
; CHECK-GI-FP16-NEXT: mov v5.s[1], w9
; CHECK-GI-FP16-NEXT: sshr v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: mov v3.s[1], w8
; CHECK-GI-FP16-NEXT: fmov w8, s4
; CHECK-GI-FP16-NEXT: ldr s4, [sp, #16]
; CHECK-GI-FP16-NEXT: ushl v1.4s, v1.4s, v2.4s
; CHECK-GI-FP16-NEXT: neg v2.4s, v2.4s
; CHECK-GI-FP16-NEXT: mov v5.s[2], w9
; CHECK-GI-FP16-NEXT: mov v3.s[2], w8
; CHECK-GI-FP16-NEXT: sshl v1.4s, v1.4s, v2.4s
; CHECK-GI-FP16-NEXT: fmov w8, s4
; CHECK-GI-FP16-NEXT: eor v2.16b, v1.16b, v5.16b
; CHECK-GI-FP16-NEXT: and v1.16b, v17.16b, v1.16b
; CHECK-GI-FP16-NEXT: mov v3.s[3], w8
; CHECK-GI-FP16-NEXT: and v2.16b, v7.16b, v2.16b
; CHECK-GI-FP16-NEXT: bsl v0.16b, v6.16b, v3.16b
; CHECK-GI-FP16-NEXT: orr v1.16b, v1.16b, v2.16b
; CHECK-GI-FP16-NEXT: mov s2, v0.s[1]
; CHECK-GI-FP16-NEXT: mov s3, v0.s[2]
; CHECK-GI-FP16-NEXT: mov s4, v0.s[3]
; CHECK-GI-FP16-NEXT: mov s5, v1.s[1]
; CHECK-GI-FP16-NEXT: mov s6, v1.s[2]
; CHECK-GI-FP16-NEXT: fmov w0, s0
; CHECK-GI-FP16-NEXT: fmov w4, s1
; CHECK-GI-FP16-NEXT: fmov w1, s2
; CHECK-GI-FP16-NEXT: fmov w2, s3
; CHECK-GI-FP16-NEXT: fmov w3, s4
; CHECK-GI-FP16-NEXT: fmov w5, s5
; CHECK-GI-FP16-NEXT: fmov w6, s6
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <7 x half> %a, %b
%s = select <7 x i1> %c, <7 x i32> %d, <7 x i32> %e
ret <7 x i32> %s
}
define <4 x i32> @v4f16_i32(<4 x half> %a, <4 x half> %b, <4 x i32> %d, <4 x i32> %e) {
; CHECK-SD-NOFP16-LABEL: v4f16_i32:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-SD-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-SD-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-SD-NOFP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v4f16_i32:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.4h, v1.4h, v0.4h
; CHECK-SD-FP16-NEXT: sshll v0.4s, v0.4h, #0
; CHECK-SD-FP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v4f16_i32:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v0.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v1.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcmgt v0.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v4f16_i32:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.4h, v1.4h, v0.4h
; CHECK-GI-FP16-NEXT: ushll v0.4s, v0.4h, #0
; CHECK-GI-FP16-NEXT: shl v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: sshr v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: bsl v0.16b, v2.16b, v3.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <4 x half> %a, %b
%s = select <4 x i1> %c, <4 x i32> %d, <4 x i32> %e
ret <4 x i32> %s
}
define <8 x i32> @v8f16_i32(<8 x half> %a, <8 x half> %b, <8 x i32> %d, <8 x i32> %e) {
; CHECK-SD-NOFP16-LABEL: v8f16_i32:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h6, v1.h[5]
; CHECK-SD-NOFP16-NEXT: mov h7, v0.h[5]
; CHECK-SD-NOFP16-NEXT: mov h16, v1.h[4]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[4]
; CHECK-SD-NOFP16-NEXT: mov h18, v1.h[6]
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[6]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: fcvt s7, h7
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: mov h6, v1.h[7]
; CHECK-SD-NOFP16-NEXT: mov h7, v0.h[7]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v1.h[1]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s6, h6
; CHECK-SD-NOFP16-NEXT: fcvt s7, h7
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: csetm w10, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: fcvt s6, h1
; CHECK-SD-NOFP16-NEXT: fcvt s7, h0
; CHECK-SD-NOFP16-NEXT: csetm w11, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v1.h[2]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[2]
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[3]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w12, mi
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: fcvt s6, h16
; CHECK-SD-NOFP16-NEXT: fmov s16, w9
; CHECK-SD-NOFP16-NEXT: fcvt s7, h17
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: csetm w13, mi
; CHECK-SD-NOFP16-NEXT: fmov s17, w13
; CHECK-SD-NOFP16-NEXT: mov v16.h[1], w8
; CHECK-SD-NOFP16-NEXT: fcmp s7, s6
; CHECK-SD-NOFP16-NEXT: mov v17.h[1], w12
; CHECK-SD-NOFP16-NEXT: mov v16.h[2], w10
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s0, s1
; CHECK-SD-NOFP16-NEXT: mov v17.h[2], w8
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v16.h[3], w11
; CHECK-SD-NOFP16-NEXT: mov v17.h[3], w8
; CHECK-SD-NOFP16-NEXT: sshll v1.4s, v16.4h, #0
; CHECK-SD-NOFP16-NEXT: sshll v0.4s, v17.4h, #0
; CHECK-SD-NOFP16-NEXT: bsl v1.16b, v3.16b, v5.16b
; CHECK-SD-NOFP16-NEXT: bsl v0.16b, v2.16b, v4.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v8f16_i32:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-SD-FP16-NEXT: sshll v6.4s, v0.4h, #0
; CHECK-SD-FP16-NEXT: sshll2 v0.4s, v0.8h, #0
; CHECK-SD-FP16-NEXT: mov v1.16b, v0.16b
; CHECK-SD-FP16-NEXT: mov v0.16b, v6.16b
; CHECK-SD-FP16-NEXT: bsl v1.16b, v3.16b, v5.16b
; CHECK-SD-FP16-NEXT: bsl v0.16b, v2.16b, v4.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v8f16_i32:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v6.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v7.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v0.4s, v0.8h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v1.4s, v1.8h
; CHECK-GI-NOFP16-NEXT: fcmgt v6.4s, v7.4s, v6.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v1.4s, v1.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: mov v0.16b, v6.16b
; CHECK-GI-NOFP16-NEXT: bsl v1.16b, v3.16b, v5.16b
; CHECK-GI-NOFP16-NEXT: bsl v0.16b, v2.16b, v4.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v8f16_i32:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v1.8h, v0.8h
; CHECK-GI-FP16-NEXT: ushll v1.4s, v0.4h, #0
; CHECK-GI-FP16-NEXT: ushll2 v0.4s, v0.8h, #0
; CHECK-GI-FP16-NEXT: shl v1.4s, v1.4s, #31
; CHECK-GI-FP16-NEXT: shl v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: sshr v1.4s, v1.4s, #31
; CHECK-GI-FP16-NEXT: sshr v6.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: mov v0.16b, v1.16b
; CHECK-GI-FP16-NEXT: mov v1.16b, v6.16b
; CHECK-GI-FP16-NEXT: bsl v0.16b, v2.16b, v4.16b
; CHECK-GI-FP16-NEXT: bsl v1.16b, v3.16b, v5.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <8 x half> %a, %b
%s = select <8 x i1> %c, <8 x i32> %d, <8 x i32> %e
ret <8 x i32> %s
}
define <16 x i32> @v16f16_i32(<16 x half> %a, <16 x half> %b, <16 x i32> %d, <16 x i32> %e) {
; CHECK-SD-NOFP16-LABEL: v16f16_i32:
; CHECK-SD-NOFP16: // %bb.0: // %entry
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[5]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[5]
; CHECK-SD-NOFP16-NEXT: mov h18, v3.h[4]
; CHECK-SD-NOFP16-NEXT: mov h19, v1.h[4]
; CHECK-SD-NOFP16-NEXT: mov h20, v3.h[6]
; CHECK-SD-NOFP16-NEXT: mov h21, v1.h[6]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: fcvt s20, h20
; CHECK-SD-NOFP16-NEXT: fcvt s21, h21
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[7]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[7]
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v3.h[1]
; CHECK-SD-NOFP16-NEXT: mov h19, v1.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: csetm w10, mi
; CHECK-SD-NOFP16-NEXT: fcmp s21, s20
; CHECK-SD-NOFP16-NEXT: fcvt s20, h3
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s21, h1
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: csetm w9, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v3.h[2]
; CHECK-SD-NOFP16-NEXT: mov h17, v1.h[2]
; CHECK-SD-NOFP16-NEXT: mov h3, v3.h[3]
; CHECK-SD-NOFP16-NEXT: mov h1, v1.h[3]
; CHECK-SD-NOFP16-NEXT: csetm w11, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[5]
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: csetm w12, mi
; CHECK-SD-NOFP16-NEXT: fcmp s21, s20
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: csetm w14, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v2.h[4]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[4]
; CHECK-SD-NOFP16-NEXT: csetm w13, mi
; CHECK-SD-NOFP16-NEXT: fcmp s1, s3
; CHECK-SD-NOFP16-NEXT: mov h1, v2.h[6]
; CHECK-SD-NOFP16-NEXT: mov h3, v0.h[6]
; CHECK-SD-NOFP16-NEXT: fcvt s16, h16
; CHECK-SD-NOFP16-NEXT: fcvt s17, h17
; CHECK-SD-NOFP16-NEXT: csetm w15, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: mov h18, v2.h[7]
; CHECK-SD-NOFP16-NEXT: mov h19, v0.h[7]
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: csetm w16, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: mov h16, v2.h[1]
; CHECK-SD-NOFP16-NEXT: mov h17, v0.h[1]
; CHECK-SD-NOFP16-NEXT: fcvt s18, h18
; CHECK-SD-NOFP16-NEXT: fcvt s19, h19
; CHECK-SD-NOFP16-NEXT: csetm w17, mi
; CHECK-SD-NOFP16-NEXT: fcmp s3, s1
; CHECK-SD-NOFP16-NEXT: fcvt s1, h16
; CHECK-SD-NOFP16-NEXT: fcvt s16, h2
; CHECK-SD-NOFP16-NEXT: fcvt s3, h17
; CHECK-SD-NOFP16-NEXT: fcvt s17, h0
; CHECK-SD-NOFP16-NEXT: csetm w18, mi
; CHECK-SD-NOFP16-NEXT: fcmp s19, s18
; CHECK-SD-NOFP16-NEXT: fmov s18, w14
; CHECK-SD-NOFP16-NEXT: fmov s19, w17
; CHECK-SD-NOFP16-NEXT: csetm w0, mi
; CHECK-SD-NOFP16-NEXT: fcmp s3, s1
; CHECK-SD-NOFP16-NEXT: mov h1, v2.h[2]
; CHECK-SD-NOFP16-NEXT: mov h3, v0.h[2]
; CHECK-SD-NOFP16-NEXT: mov h2, v2.h[3]
; CHECK-SD-NOFP16-NEXT: mov h0, v0.h[3]
; CHECK-SD-NOFP16-NEXT: mov v18.h[1], w12
; CHECK-SD-NOFP16-NEXT: mov v19.h[1], w16
; CHECK-SD-NOFP16-NEXT: csetm w1, mi
; CHECK-SD-NOFP16-NEXT: fcmp s17, s16
; CHECK-SD-NOFP16-NEXT: fmov s16, w10
; CHECK-SD-NOFP16-NEXT: fcvt s1, h1
; CHECK-SD-NOFP16-NEXT: fcvt s3, h3
; CHECK-SD-NOFP16-NEXT: fcvt s2, h2
; CHECK-SD-NOFP16-NEXT: fcvt s0, h0
; CHECK-SD-NOFP16-NEXT: csetm w2, mi
; CHECK-SD-NOFP16-NEXT: mov v16.h[1], w8
; CHECK-SD-NOFP16-NEXT: mov v18.h[2], w13
; CHECK-SD-NOFP16-NEXT: fmov s17, w2
; CHECK-SD-NOFP16-NEXT: mov v19.h[2], w18
; CHECK-SD-NOFP16-NEXT: fcmp s3, s1
; CHECK-SD-NOFP16-NEXT: mov v17.h[1], w1
; CHECK-SD-NOFP16-NEXT: mov v16.h[2], w9
; CHECK-SD-NOFP16-NEXT: mov v18.h[3], w15
; CHECK-SD-NOFP16-NEXT: mov v19.h[3], w0
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: fcmp s0, s2
; CHECK-SD-NOFP16-NEXT: mov v17.h[2], w8
; CHECK-SD-NOFP16-NEXT: mov v16.h[3], w11
; CHECK-SD-NOFP16-NEXT: csetm w8, mi
; CHECK-SD-NOFP16-NEXT: mov v17.h[3], w8
; CHECK-SD-NOFP16-NEXT: sshll v2.4s, v16.4h, #0
; CHECK-SD-NOFP16-NEXT: sshll v16.4s, v18.4h, #0
; CHECK-SD-NOFP16-NEXT: ldp q0, q18, [sp]
; CHECK-SD-NOFP16-NEXT: sshll v1.4s, v17.4h, #0
; CHECK-SD-NOFP16-NEXT: sshll v17.4s, v19.4h, #0
; CHECK-SD-NOFP16-NEXT: ldp q19, q3, [sp, #32]
; CHECK-SD-NOFP16-NEXT: bit v0.16b, v4.16b, v1.16b
; CHECK-SD-NOFP16-NEXT: mov v1.16b, v17.16b
; CHECK-SD-NOFP16-NEXT: bit v3.16b, v7.16b, v2.16b
; CHECK-SD-NOFP16-NEXT: mov v2.16b, v16.16b
; CHECK-SD-NOFP16-NEXT: bsl v1.16b, v5.16b, v18.16b
; CHECK-SD-NOFP16-NEXT: bsl v2.16b, v6.16b, v19.16b
; CHECK-SD-NOFP16-NEXT: ret
;
; CHECK-SD-FP16-LABEL: v16f16_i32:
; CHECK-SD-FP16: // %bb.0: // %entry
; CHECK-SD-FP16-NEXT: fcmgt v0.8h, v2.8h, v0.8h
; CHECK-SD-FP16-NEXT: fcmgt v1.8h, v3.8h, v1.8h
; CHECK-SD-FP16-NEXT: ldp q2, q20, [sp]
; CHECK-SD-FP16-NEXT: ldp q18, q19, [sp, #32]
; CHECK-SD-FP16-NEXT: sshll v3.4s, v0.4h, #0
; CHECK-SD-FP16-NEXT: sshll v16.4s, v1.4h, #0
; CHECK-SD-FP16-NEXT: sshll2 v17.4s, v1.8h, #0
; CHECK-SD-FP16-NEXT: sshll2 v1.4s, v0.8h, #0
; CHECK-SD-FP16-NEXT: mov v0.16b, v3.16b
; CHECK-SD-FP16-NEXT: mov v3.16b, v17.16b
; CHECK-SD-FP16-NEXT: bsl v1.16b, v5.16b, v20.16b
; CHECK-SD-FP16-NEXT: bsl v0.16b, v4.16b, v2.16b
; CHECK-SD-FP16-NEXT: mov v2.16b, v16.16b
; CHECK-SD-FP16-NEXT: bsl v3.16b, v7.16b, v19.16b
; CHECK-SD-FP16-NEXT: bsl v2.16b, v6.16b, v18.16b
; CHECK-SD-FP16-NEXT: ret
;
; CHECK-GI-NOFP16-LABEL: v16f16_i32:
; CHECK-GI-NOFP16: // %bb.0: // %entry
; CHECK-GI-NOFP16-NEXT: fcvtl v16.4s, v0.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v0.4s, v0.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v17.4s, v1.4h
; CHECK-GI-NOFP16-NEXT: fcvtl v18.4s, v2.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v2.4s, v2.8h
; CHECK-GI-NOFP16-NEXT: fcvtl v19.4s, v3.4h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v1.4s, v1.8h
; CHECK-GI-NOFP16-NEXT: fcvtl2 v3.4s, v3.8h
; CHECK-GI-NOFP16-NEXT: fcmgt v2.4s, v2.4s, v0.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v17.4s, v19.4s, v17.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v16.4s, v18.4s, v16.4s
; CHECK-GI-NOFP16-NEXT: fcmgt v3.4s, v3.4s, v1.4s
; CHECK-GI-NOFP16-NEXT: ldp q0, q1, [sp]
; CHECK-GI-NOFP16-NEXT: ldp q18, q19, [sp, #32]
; CHECK-GI-NOFP16-NEXT: bit v1.16b, v5.16b, v2.16b
; CHECK-GI-NOFP16-NEXT: mov v2.16b, v17.16b
; CHECK-GI-NOFP16-NEXT: bit v0.16b, v4.16b, v16.16b
; CHECK-GI-NOFP16-NEXT: bsl v3.16b, v7.16b, v19.16b
; CHECK-GI-NOFP16-NEXT: bsl v2.16b, v6.16b, v18.16b
; CHECK-GI-NOFP16-NEXT: ret
;
; CHECK-GI-FP16-LABEL: v16f16_i32:
; CHECK-GI-FP16: // %bb.0: // %entry
; CHECK-GI-FP16-NEXT: fcmgt v0.8h, v2.8h, v0.8h
; CHECK-GI-FP16-NEXT: fcmgt v1.8h, v3.8h, v1.8h
; CHECK-GI-FP16-NEXT: ldp q18, q19, [sp, #32]
; CHECK-GI-FP16-NEXT: ushll v2.4s, v0.4h, #0
; CHECK-GI-FP16-NEXT: ushll2 v0.4s, v0.8h, #0
; CHECK-GI-FP16-NEXT: ushll v3.4s, v1.4h, #0
; CHECK-GI-FP16-NEXT: ushll2 v1.4s, v1.8h, #0
; CHECK-GI-FP16-NEXT: shl v2.4s, v2.4s, #31
; CHECK-GI-FP16-NEXT: shl v0.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: shl v3.4s, v3.4s, #31
; CHECK-GI-FP16-NEXT: shl v1.4s, v1.4s, #31
; CHECK-GI-FP16-NEXT: sshr v2.4s, v2.4s, #31
; CHECK-GI-FP16-NEXT: sshr v16.4s, v0.4s, #31
; CHECK-GI-FP16-NEXT: sshr v3.4s, v3.4s, #31
; CHECK-GI-FP16-NEXT: sshr v17.4s, v1.4s, #31
; CHECK-GI-FP16-NEXT: ldp q0, q1, [sp]
; CHECK-GI-FP16-NEXT: bit v0.16b, v4.16b, v2.16b
; CHECK-GI-FP16-NEXT: mov v2.16b, v3.16b
; CHECK-GI-FP16-NEXT: mov v3.16b, v17.16b
; CHECK-GI-FP16-NEXT: bit v1.16b, v5.16b, v16.16b
; CHECK-GI-FP16-NEXT: bsl v2.16b, v6.16b, v18.16b
; CHECK-GI-FP16-NEXT: bsl v3.16b, v7.16b, v19.16b
; CHECK-GI-FP16-NEXT: ret
entry:
%c = fcmp olt <16 x half> %a, %b
%s = select <16 x i1> %c, <16 x i32> %d, <16 x i32> %e
ret <16 x i32> %s
}
|