File: inlineasm-Uc-constraint.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (78 lines) | stat: -rw-r--r-- 2,258 bytes parent folder | download | duplicates (8)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc < %s -o - | FileCheck %s

target triple = "arm64-none-linux-gnu"

define void @test_constraints_Uci_w(i32 %a) {
; CHECK-LABEL: test_constraints_Uci_w:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov w8, w0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x8
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Uci,~{x0}"(i32 %a)
  ret void
}

; As test_constraints_Uci_w but ensures non-legal types are also covered.
define void @test_constraints_Uci_w_i8(i8 %a) {
; CHECK-LABEL: test_constraints_Uci_w_i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov w8, w0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x8
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Uci,~{x0}"(i8 %a)
  ret void
}

define void @test_constraints_Uci_x(i64 %a) {
; CHECK-LABEL: test_constraints_Uci_x:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov x8, x0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x8
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Uci,~{x0}"(i64 %a)
  ret void
}

define void @test_constraint_Ucj_w(i32 %a) {
; CHECK-LABEL: test_constraint_Ucj_w:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov w12, w0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x12
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Ucj,~{x0}"(i32 %a)
  ret void
}

; As test_constraints_Ucj_w but ensures non-legal types are also covered.
define void @test_constraint_Ucj_w_i8(i8 %a) {
; CHECK-LABEL: test_constraint_Ucj_w_i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov w12, w0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x12
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Ucj,~{x0}"(i8 %a)
  ret void
}

define void @test_constraint_Ucj_x(i64 %a) {
; CHECK-LABEL: test_constraint_Ucj_x:
; CHECK:       // %bb.0:
; CHECK-NEXT:    mov x12, x0
; CHECK-NEXT:    //APP
; CHECK-NEXT:    add x0, x0, x12
; CHECK-NEXT:    //NO_APP
; CHECK-NEXT:    ret
  call void asm sideeffect "add x0, x0, $0", "@3Ucj,~{x0}"(i64 %a)
  ret void
}