File: intrinsics-memory-barrier.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (57 lines) | stat: -rw-r--r-- 1,640 bytes parent folder | download | duplicates (7)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
; RUN: llc < %s -mtriple=aarch64 -O=3 | FileCheck %s

define void @test() {
  ; CHECK: dmb sy
  call void @llvm.aarch64.dmb(i32 15)
  ; CHECK: dmb osh
  call void @llvm.aarch64.dmb(i32 3)
  ; CHECK: dsb sy
  call void @llvm.aarch64.dsb(i32 15)
  ; CHECK: dsb ishld
  call void @llvm.aarch64.dsb(i32 9)
  ; CHECK: isb
  call void @llvm.aarch64.isb(i32 15)
  ret void
}

; Important point is that the compiler should not reorder memory access
; instructions around DMB.
; Failure to do so, two STRs will collapse into one STP.
define void @test_dmb_reordering(i32 %a, i32 %b, ptr %d) {
  store i32 %a, ptr %d              ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}]

  call void @llvm.aarch64.dmb(i32 15); CHECK: dmb sy

  %d1 = getelementptr i32, ptr %d, i64 1
  store i32 %b, ptr %d1             ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}, #4]

  ret void
}

; Similarly for DSB.
define void @test_dsb_reordering(i32 %a, i32 %b, ptr %d) {
  store i32 %a, ptr %d              ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}]

  call void @llvm.aarch64.dsb(i32 15); CHECK: dsb sy

  %d1 = getelementptr i32, ptr %d, i64 1
  store i32 %b, ptr %d1             ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}, #4]

  ret void
}

; And ISB.
define void @test_isb_reordering(i32 %a, i32 %b, ptr %d) {
  store i32 %a, ptr %d              ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}]

  call void @llvm.aarch64.isb(i32 15); CHECK: isb

  %d1 = getelementptr i32, ptr %d, i64 1
  store i32 %b, ptr %d1             ; CHECK: str {{w[0-9]+}}, [{{x[0-9]+}}, #4]

  ret void
}

declare void @llvm.aarch64.dmb(i32)
declare void @llvm.aarch64.dsb(i32)
declare void @llvm.aarch64.isb(i32)