File: misched-predicate-virtreg.mir

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (37 lines) | stat: -rw-r--r-- 1,364 bytes parent folder | download | duplicates (9)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
# RUN: llc -mcpu=exynos-m5 -mtriple=aarch64 -enable-misched -run-pass=machine-scheduler -debug-only=machine-scheduler %s -o /dev/null 2>&1 | FileCheck %s
# REQUIRES: asserts

# CHECK-LABEL: ********** MI Scheduling **********
# CHECK:       SU(0):   %0:fpr128 = COPY $q1
# CHECK-NEXT:    # preds left       : 0
# CHECK-NEXT:    # succs left       : 1
# CHECK-NEXT:    # rdefs left       : 0
# CHECK-NEXT:    Latency            : 2
# CHECK-NEXT:    Depth              : 0
# CHECK-NEXT:    Height             : 12
# CHECK-NEXT:    Successors:
# CHECK-NEXT:      SU(1): Data Latency=2 Reg=%0
# CHECK-NEXT:    Single Issue       : false;
# CHECK-NEXT:  SU(1):   %1:fpr32 = FMINVv4i32v %0:fpr128, implicit $fpcr
# CHECK-NEXT:    # preds left       : 1
# CHECK-NEXT:    # succs left       : 1
# CHECK-NEXT:    # rdefs left       : 0
# CHECK-NEXT:    Latency            : 8
# CHECK-NEXT:    Depth              : 2
# CHECK-NEXT:    Height             : 10
# CHECK-NEXT:    Predecessors:
# CHECK-NEXT:      SU(0): Data Latency=2 Reg=%0
# CHECK-NEXT:    Successors:
# CHECK-NEXT:      SU(2): Data Latency=8 Reg=%1
# CHECK-NEXT:    Single Issue       : false;

name: test_qform_virtreg
tracksRegLiveness: true
body: |
  bb.0:
    liveins: $s0, $q1
    %0:fpr128 = COPY $q1
    %1:fpr32 = FMINVv4i32v %0:fpr128, implicit $fpcr
    $s0 = COPY %1
    RET_ReallyLR implicit $s0