File: sve2p1-intrinsics-dupq.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (83 lines) | stat: -rw-r--r-- 3,454 bytes parent folder | download | duplicates (6)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 2
; RUN: llc -mtriple=aarch64--linux-gnu -mattr=+sve2p1,+bf16 < %s | FileCheck %s

define <vscale x 16 x i8> @test_dupq_i8 (<vscale x 16 x i8> %zn) {
; CHECK-LABEL: test_dupq_i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.b, z0.b[15]
; CHECK-NEXT:    ret
  %res = call <vscale x 16 x i8> @llvm.aarch64.sve.dup.laneq.nxv16i8(<vscale x 16 x i8> %zn, i32 15)
  ret <vscale x 16 x i8> %res
}

define <vscale x 8 x i16> @test_dupq_i16 (<vscale x 8 x i16> %zn) {
; CHECK-LABEL: test_dupq_i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.h, z0.h[7]
; CHECK-NEXT:    ret
  %res = call <vscale x 8 x i16> @llvm.aarch64.sve.dup.laneq.nxv8i16(<vscale x 8 x i16> %zn, i32 7)
  ret <vscale x 8 x i16> %res
}

define <vscale x 4 x i32> @test_dupq__i32 (<vscale x 4 x i32> %zn) {
; CHECK-LABEL: test_dupq__i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.s, z0.s[3]
; CHECK-NEXT:    ret
  %res = call <vscale x 4 x i32> @llvm.aarch64.sve.dup.laneq.nxv4i32(<vscale x 4 x i32> %zn, i32 3)
  ret <vscale x 4 x i32> %res
}

define <vscale x 2 x i64> @test_dupq_i64 (<vscale x 2 x i64> %zn) {
; CHECK-LABEL: test_dupq_i64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.d, z0.d[1]
; CHECK-NEXT:    ret
  %res = call <vscale x 2 x i64> @llvm.aarch64.sve.dup.laneq.nxv2i64(<vscale x 2 x i64> %zn, i32 1)
  ret <vscale x 2 x i64> %res
}

define <vscale x 8 x half> @test_dupq_f16(<vscale x 8 x half> %zn) {
; CHECK-LABEL: test_dupq_f16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.h, z0.h[4]
; CHECK-NEXT:    ret
  %res = call <vscale x 8 x half> @llvm.aarch64.sve.dup.laneq.nxv8f16(<vscale x 8 x half> %zn, i32 4)
  ret <vscale x 8 x half> %res
}

define <vscale x 4 x float> @test_dupq_f32(<vscale x 4 x float> %zn) {
; CHECK-LABEL: test_dupq_f32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.s, z0.s[2]
; CHECK-NEXT:    ret
  %res = call <vscale x 4 x float> @llvm.aarch64.sve.dup.laneq.nxv4f32(<vscale x 4 x float> %zn, i32 2)
  ret <vscale x 4 x float> %res
}

define <vscale x 2 x double> @test_dupq_f64(<vscale x 2 x double> %zn) {
; CHECK-LABEL: test_dupq_f64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.d, z0.d[0]
; CHECK-NEXT:    ret
  %res = call <vscale x 2 x double> @llvm.aarch64.sve.dup.laneq.nxv2f64(<vscale x 2 x double> %zn, i32 0)
  ret <vscale x 2 x double> %res
}

define <vscale x 8 x bfloat> @test_dupq_bf16(<vscale x 8 x bfloat> %zn) {
; CHECK-LABEL: test_dupq_bf16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    dupq z0.h, z0.h[1]
; CHECK-NEXT:    ret
  %res = call <vscale x 8 x bfloat> @llvm.aarch64.sve.dup.laneq.nxv8bf16(<vscale x 8 x bfloat> %zn, i32 1)
  ret <vscale x 8 x bfloat> %res
}

declare <vscale x 16 x i8> @llvm.aarch64.sve.dup.laneq.nxv16i8(<vscale x 16 x i8>, i32)
declare <vscale x 8 x i16> @llvm.aarch64.sve.dup.laneq.nxv8i16(<vscale x 8 x i16>, i32)
declare <vscale x 4 x i32> @llvm.aarch64.sve.dup.laneq.nxv4i32(<vscale x 4 x i32>, i32)
declare <vscale x 2 x i64> @llvm.aarch64.sve.dup.laneq.nxv2i64(<vscale x 2 x i64>, i32)
declare <vscale x 8 x half> @llvm.aarch64.sve.dup.laneq.nxv8f16(<vscale x 8 x half>, i32)
declare <vscale x 4 x float> @llvm.aarch64.sve.dup.laneq.nxv4f32(<vscale x 4 x float>, i32)
declare <vscale x 2 x double> @llvm.aarch64.sve.dup.laneq.nxv2f64(<vscale x 2 x double>, i32)
declare <vscale x 8 x bfloat> @llvm.aarch64.sve.dup.laneq.nxv8bf16(<vscale x 8 x bfloat>, i32)