File: swift-async-context-slot-offset-win.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (32 lines) | stat: -rw-r--r-- 1,340 bytes parent folder | download | duplicates (9)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
; RUN: llc -mtriple aarch64-unknown-windows-msvc -filetype asm %s -o - | FileCheck %s

; Check that the slot offset of the async context (x22) doesn't
; conflict with that of another callee-saved register (x21 here) and
; saving it won't overwrite the saved value of the callee-saved
; register.
;
; CHECK:        sub     sp, sp, #64
; CHECK:        str     x19, [sp, #16]
; CHECK:        str     x21, [sp, #24]
; CHECK-NOT:    stp     x29, x30, [sp, #32]
; CHECK:        stp     x29, x30, [sp, #40]
; CHECK-NOT:    str     x22, [sp, #24]
; CHECK:        str     x22, [sp, #32]

declare ptr @llvm.swift.async.context.addr()
declare swiftcc i64 @foo(i64 %0, i64 %1)
declare swifttailcc void @tail(ptr swiftasync %0, ptr swiftself dereferenceable(8) %1, i64 %2)
define internal swifttailcc void @test(ptr swiftasync %0, ptr swiftself %1, i64 %2) {
entry:
  %3 = load ptr, ptr %0, align 8
  %4 = call ptr @llvm.swift.async.context.addr()
  store ptr %3, ptr %4, align 8
  %5 = call swiftcc i64 @foo(i64 %2, i64 %2)
  %6 = call swiftcc i64 @foo(i64 %2, i64 %5)
  %7 = call swiftcc i64 @foo(i64 %5, i64 %2)
  %8 = call swiftcc i64 @foo(i64 %7, i64 %6)
  %9 = call swiftcc i64 @foo(i64 %2, i64 %8)
  %10 = call ptr @llvm.swift.async.context.addr()
  musttail call swifttailcc void @tail(ptr swiftasync %10, ptr swiftself %1, i64 %2)
  ret void
}