File: combine-or-redundant.mir

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (220 lines) | stat: -rw-r--r-- 7,634 bytes parent folder | download | duplicates (8)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
# RUN: llc -mtriple=amdgcn -run-pass=amdgpu-prelegalizer-combiner -verify-machineinstrs %s -o - | FileCheck %s

---
name:            test_const_const_1
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: test_const_const_1
    ; CHECK: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 255
    ; CHECK-NEXT: $sgpr0 = COPY [[C]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $sgpr0
    %0:_(s32) = G_CONSTANT i32 255
    %1:_(s32) = G_CONSTANT i32 15
    %2:_(s32) = G_OR %0(s32), %1(s32)
    $sgpr0 = COPY %2(s32)
    SI_RETURN_TO_EPILOG implicit $sgpr0
...

---
name:            test_const_const_2
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: test_const_const_2
    ; CHECK: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 255
    ; CHECK-NEXT: $vgpr0 = COPY [[C]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %0:_(s32) = G_CONSTANT i32 15
    %1:_(s32) = G_CONSTANT i32 255
    %2:_(s32) = G_OR %0(s32), %1(s32)
    $vgpr0 = COPY %2(s32)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...

---
name:            test_const_const_3
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: test_const_const_3
    ; CHECK: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 1431655765
    ; CHECK-NEXT: $vgpr0 = COPY [[C]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %0:_(s32) = G_CONSTANT i32 1431655765
    %1:_(s32) = G_CONSTANT i32 1145324612
    %2:_(s32) = G_OR %1(s32), %0(s32)
    $vgpr0 = COPY %2(s32)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...

---
name:            test_or_or
tracksRegLiveness: true
body:             |
  bb.0:
    liveins: $vgpr0

    ; CHECK-LABEL: name: test_or_or
    ; CHECK: liveins: $vgpr0
    ; CHECK-NEXT: {{  $}}
    ; CHECK-NEXT: [[COPY:%[0-9]+]]:_(s32) = COPY $vgpr0
    ; CHECK-NEXT: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 255
    ; CHECK-NEXT: [[OR:%[0-9]+]]:_(s32) = G_OR [[COPY]], [[C]]
    ; CHECK-NEXT: $vgpr0 = COPY [[OR]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %0:_(s32) = COPY $vgpr0
    %1:_(s32) = G_CONSTANT i32 255
    %2:_(s32) = G_CONSTANT i32 15
    %3:_(s32) = G_OR %0, %1(s32)
    %4:_(s32) = G_OR %3, %2
    $vgpr0 = COPY %4(s32)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...

---
name:            test_shl_xor_or
tracksRegLiveness: true
body:             |
  bb.0:
    liveins: $sgpr0

    ; CHECK-LABEL: name: test_shl_xor_or
    ; CHECK: liveins: $sgpr0
    ; CHECK-NEXT: {{  $}}
    ; CHECK-NEXT: [[COPY:%[0-9]+]]:_(s32) = COPY $sgpr0
    ; CHECK-NEXT: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 5
    ; CHECK-NEXT: [[C1:%[0-9]+]]:_(s32) = G_CONSTANT i32 -1
    ; CHECK-NEXT: [[SHL:%[0-9]+]]:_(s32) = G_SHL [[COPY]], [[C]](s32)
    ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s32) = G_XOR [[SHL]], [[C1]]
    ; CHECK-NEXT: $sgpr0 = COPY [[XOR]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $sgpr0
    %0:_(s32) = COPY $sgpr0
    %1:_(s32) = G_CONSTANT i32 5
    %2:_(s32) = G_CONSTANT i32 -1
    %3:_(s32) = G_CONSTANT i32 31
    %4:_(s32) = G_SHL %0, %1(s32)
    %5:_(s32) = G_XOR %4(s32), %2(s32)
    %6:_(s32) = G_OR %5(s32), %3(s32)
    $sgpr0 = COPY %6(s32)
    SI_RETURN_TO_EPILOG implicit $sgpr0
...

---
name:            test_lshr_xor_or
tracksRegLiveness: true
body:             |
  bb.0:
    liveins: $vgpr0

    ; CHECK-LABEL: name: test_lshr_xor_or
    ; CHECK: liveins: $vgpr0
    ; CHECK-NEXT: {{  $}}
    ; CHECK-NEXT: [[COPY:%[0-9]+]]:_(s32) = COPY $vgpr0
    ; CHECK-NEXT: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 5
    ; CHECK-NEXT: [[C1:%[0-9]+]]:_(s32) = G_CONSTANT i32 -1
    ; CHECK-NEXT: [[LSHR:%[0-9]+]]:_(s32) = G_LSHR [[COPY]], [[C]](s32)
    ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s32) = G_XOR [[LSHR]], [[C1]]
    ; CHECK-NEXT: $vgpr0 = COPY [[XOR]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %0:_(s32) = COPY $vgpr0
    %1:_(s32) = G_CONSTANT i32 5
    %2:_(s32) = G_CONSTANT i32 -1
    %3:_(s32) = G_CONSTANT i32 4160749568
    %4:_(s32) = G_LSHR %0, %1(s32)
    %5:_(s32) = G_XOR %4(s32), %2(s32)
    %6:_(s32) = G_OR %5(s32), %3(s32)
    $vgpr0 = COPY %6(s32)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...

---
name:            test_or_non_const
tracksRegLiveness: true
body:             |
  bb.0:
    liveins: $sgpr0, $sgpr1

    ; CHECK-LABEL: name: test_or_non_const
    ; CHECK: liveins: $sgpr0, $sgpr1
    ; CHECK-NEXT: {{  $}}
    ; CHECK-NEXT: [[COPY:%[0-9]+]]:_(s32) = COPY $sgpr0
    ; CHECK-NEXT: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 16
    ; CHECK-NEXT: [[C1:%[0-9]+]]:_(s32) = G_CONSTANT i32 -1
    ; CHECK-NEXT: [[LSHR:%[0-9]+]]:_(s32) = G_LSHR [[COPY]], [[C]](s32)
    ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s32) = G_XOR [[LSHR]], [[C1]]
    ; CHECK-NEXT: $sgpr0 = COPY [[XOR]](s32)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $sgpr0
    %0:_(s32) = COPY $sgpr0
    %1:_(s32) = COPY $sgpr1
    %2:_(s32) = G_CONSTANT i32 16
    %3:_(s32) = G_CONSTANT i32 -1
    %4:_(s32) = G_CONSTANT i32 4294901760
    %5:_(s32) = G_LSHR %0, %2(s32)
    %6:_(s32) = G_XOR %5, %3(s32)
    %7:_(s32) = G_AND %1, %4(s32)
    %8:_(s32) = G_OR %6, %7
    $sgpr0 = COPY %8(s32)
    SI_RETURN_TO_EPILOG implicit $sgpr0
...
---
name:            vector_const_splat_const_splat
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: vector_const_splat_const_splat
    ; CHECK: %mask:_(s16) = G_CONSTANT i16 255
    ; CHECK-NEXT: %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask(s16), %mask(s16)
    ; CHECK-NEXT: $vgpr0 = COPY %c2(<2 x s16>)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %mask:_(s16) = G_CONSTANT i16 255
    %fifteen:_(s16) = G_CONSTANT i16 15
    %c1:_(<2 x s16>) = G_BUILD_VECTOR %fifteen, %fifteen
    %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask, %mask
    %and:_(<2 x s16>) = G_OR %c1(<2 x s16>), %c2(<2 x s16>)
    $vgpr0 = COPY %and(<2 x s16>)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...
---
name:            vector_const_valid_not_splat
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: vector_const_valid_not_splat
    ; CHECK: %mask:_(s16) = G_CONSTANT i16 255
    ; CHECK-NEXT: %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask(s16), %mask(s16)
    ; CHECK-NEXT: $vgpr0 = COPY %c2(<2 x s16>)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %fifteen:_(s16) = G_CONSTANT i16 15
    %sixteen:_(s16) = G_CONSTANT i16 16
    %mask:_(s16) = G_CONSTANT i16 255
    %c1:_(<2 x s16>) = G_BUILD_VECTOR %fifteen, %sixteen
    %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask, %mask
    %and:_(<2 x s16>) = G_OR %c1(<2 x s16>), %c2(<2 x s16>)
    $vgpr0 = COPY %and(<2 x s16>)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...
---
name:            vector_dont_combine_const_too_wide
tracksRegLiveness: true
body:             |
  bb.0:
    ; CHECK-LABEL: name: vector_dont_combine_const_too_wide
    ; CHECK: %fifteen:_(s16) = G_CONSTANT i16 15
    ; CHECK-NEXT: %too_wide:_(s16) = G_CONSTANT i16 257
    ; CHECK-NEXT: %mask:_(s16) = G_CONSTANT i16 255
    ; CHECK-NEXT: %c1:_(<2 x s16>) = G_BUILD_VECTOR %fifteen(s16), %too_wide(s16)
    ; CHECK-NEXT: %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask(s16), %mask(s16)
    ; CHECK-NEXT: %and:_(<2 x s16>) = G_OR %c1, %c2
    ; CHECK-NEXT: $vgpr0 = COPY %and(<2 x s16>)
    ; CHECK-NEXT: SI_RETURN_TO_EPILOG implicit $vgpr0
    %fifteen:_(s16) = G_CONSTANT i16 15
    %too_wide:_(s16) = G_CONSTANT i16 257
    %mask:_(s16) = G_CONSTANT i16 255
    %c1:_(<2 x s16>) = G_BUILD_VECTOR %fifteen, %too_wide
    %c2:_(<2 x s16>) = G_BUILD_VECTOR %mask, %mask
    %and:_(<2 x s16>) = G_OR %c1(<2 x s16>), %c2(<2 x s16>)
    $vgpr0 = COPY %and(<2 x s16>)
    SI_RETURN_TO_EPILOG implicit $vgpr0
...