File: thumb2-teq2.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 1,998,520 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (101 lines) | stat: -rw-r--r-- 2,643 bytes parent folder | download | duplicates (13)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=thumb-eabi -mcpu=arm1156t2-s -mattr=+thumb2 %s -o - | FileCheck %s

; These tests would be improved by 'movs r0, #0' being rematerialized below the
; tst as 'mov.w r0, #0'.

define i32 @f2(i32 %a, i32 %b) {
; CHECK-LABEL: f2:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r2, #24
; CHECK-NEXT:    eors r0, r1
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r2, #42
; CHECK-NEXT:    mov r0, r2
; CHECK-NEXT:    bx lr
    %tmp = xor i32 %a, %b
    %tmp1 = icmp eq i32 %tmp, 0
    %ret = select i1 %tmp1, i32 42, i32 24
    ret i32 %ret
}

define i32 @f4(i32 %a, i32 %b) {
; CHECK-LABEL: f4:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r2, #24
; CHECK-NEXT:    eors r0, r1
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r2, #42
; CHECK-NEXT:    mov r0, r2
; CHECK-NEXT:    bx lr
    %tmp = xor i32 %a, %b
    %tmp1 = icmp eq i32 0, %tmp
    %ret = select i1 %tmp1, i32 42, i32 24
    ret i32 %ret
}

define i32 @f6(i32 %a, i32 %b) {
; CHECK-LABEL: f6:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r2, #24
; CHECK-NEXT:    teq.w r0, r1, lsl #5
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r2, #42
; CHECK-NEXT:    mov r0, r2
; CHECK-NEXT:    bx lr
    %tmp = shl i32 %b, 5
    %tmp1 = xor i32 %a, %tmp
    %tmp2 = icmp eq i32 %tmp1, 0
    %ret = select i1 %tmp2, i32 42, i32 24
    ret i32 %ret
}

define i32 @f7(i32 %a, i32 %b) {
; CHECK-LABEL: f7:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r2, #24
; CHECK-NEXT:    teq.w r0, r1, lsr #6
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r2, #42
; CHECK-NEXT:    mov r0, r2
; CHECK-NEXT:    bx lr
    %tmp = lshr i32 %b, 6
    %tmp1 = xor i32 %a, %tmp
    %tmp2 = icmp eq i32 %tmp1, 0
    %ret = select i1 %tmp2, i32 42, i32 24
    ret i32 %ret
}

define i32 @f8(i32 %a, i32 %b) {
; CHECK-LABEL: f8:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r2, #24
; CHECK-NEXT:    teq.w r0, r1, asr #7
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r2, #42
; CHECK-NEXT:    mov r0, r2
; CHECK-NEXT:    bx lr
    %tmp = ashr i32 %b, 7
    %tmp1 = xor i32 %a, %tmp
    %tmp2 = icmp eq i32 %tmp1, 0
    %ret = select i1 %tmp2, i32 42, i32 24
    ret i32 %ret
}

define i32 @f9(i32 %a, i32 %b) {
; CHECK-LABEL: f9:
; CHECK:       @ %bb.0:
; CHECK-NEXT:    movs r1, #24
; CHECK-NEXT:    teq.w r0, r0, ror #8
; CHECK-NEXT:    it eq
; CHECK-NEXT:    moveq r1, #42
; CHECK-NEXT:    mov r0, r1
; CHECK-NEXT:    bx lr
    %l8 = shl i32 %a, 24
    %r8 = lshr i32 %a, 8
    %tmp = or i32 %l8, %r8
    %tmp1 = xor i32 %a, %tmp
    %tmp2 = icmp eq i32 %tmp1, 0
    %ret = select i1 %tmp2, i32 42, i32 24
    ret i32 %ret
}