File: ppc64-varargs.ll

package info (click to toggle)
llvm-toolchain-19 1%3A19.1.7-3~deb12u1
  • links: PTS, VCS
  • area: main
  • in suites: bookworm-proposed-updates
  • size: 1,998,492 kB
  • sloc: cpp: 6,951,680; ansic: 1,486,157; asm: 913,598; python: 232,024; f90: 80,126; objc: 75,281; lisp: 37,276; pascal: 16,990; sh: 10,009; ml: 5,058; perl: 4,724; awk: 3,523; makefile: 3,167; javascript: 2,504; xml: 892; fortran: 664; cs: 573
file content (58 lines) | stat: -rw-r--r-- 1,505 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -ppc-asm-full-reg-names -verify-machineinstrs -mtriple=powerpc64 \
; RUN:   < %s | FileCheck --check-prefix=BE %s
; RUN: llc -ppc-asm-full-reg-names -verify-machineinstrs -mtriple=powerpc64le \
; RUN:   < %s | FileCheck --check-prefix=LE %s

define i32 @f(...) nounwind {
; BE-LABEL: f:
; BE:       # %bb.0: # %entry
; BE-NEXT:    li r3, 0
; BE-NEXT:    blr
;
; LE-LABEL: f:
; LE:       # %bb.0: # %entry
; LE-NEXT:    li r3, 0
; LE-NEXT:    blr
entry:
  ret i32 0
}

define i32 @f1(...) nounwind {
; BE-LABEL: f1:
; BE:       # %bb.0: # %entry
; BE-NEXT:    mr r11, r3
; BE-NEXT:    addi r12, r1, 48
; BE-NEXT:    li r3, 0
; BE-NEXT:    std r11, 48(r1)
; BE-NEXT:    std r4, 56(r1)
; BE-NEXT:    std r5, 64(r1)
; BE-NEXT:    std r6, 72(r1)
; BE-NEXT:    std r7, 80(r1)
; BE-NEXT:    std r8, 88(r1)
; BE-NEXT:    std r9, 96(r1)
; BE-NEXT:    std r10, 104(r1)
; BE-NEXT:    std r12, -8(r1)
; BE-NEXT:    blr
;
; LE-LABEL: f1:
; LE:       # %bb.0: # %entry
; LE-NEXT:    std r3, 32(r1)
; LE-NEXT:    addi r3, r1, 32
; LE-NEXT:    std r4, 40(r1)
; LE-NEXT:    std r5, 48(r1)
; LE-NEXT:    std r6, 56(r1)
; LE-NEXT:    std r7, 64(r1)
; LE-NEXT:    std r8, 72(r1)
; LE-NEXT:    std r9, 80(r1)
; LE-NEXT:    std r3, -8(r1)
; LE-NEXT:    li r3, 0
; LE-NEXT:    std r10, 88(r1)
; LE-NEXT:    blr
entry:
  %va = alloca ptr, align 8
  call void @llvm.va_start(ptr %va)
  ret i32 0
}

declare void @llvm.va_start(ptr) nounwind