File: fp8-neon-fdot.ll

package info (click to toggle)
llvm-toolchain-20 1%3A20.1.6-1~exp1
  • links: PTS, VCS
  • area: main
  • in suites: experimental
  • size: 2,111,304 kB
  • sloc: cpp: 7,438,677; ansic: 1,393,822; asm: 1,012,926; python: 241,650; f90: 86,635; objc: 75,479; lisp: 42,144; pascal: 17,286; sh: 10,027; ml: 5,082; perl: 4,730; awk: 3,523; makefile: 3,349; javascript: 2,251; xml: 892; fortran: 672
file content (74 lines) | stat: -rw-r--r-- 2,991 bytes parent folder | download | duplicates (6)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4
; RUN: llc -mtriple=aarch64-linux -mattr=+neon,+fp8dot2,+fp8dot4 < %s | FileCheck %s

define <4 x half> @test_fdot_f16(<4 x half> %vd, <8 x i8> %vn, <8 x i8> %vm) {
; CHECK-LABEL: test_fdot_f16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.4h, v1.8b, v2.8b
; CHECK-NEXT:    ret
  %res = call <4 x half> @llvm.aarch64.neon.fp8.fdot2.v4f16.v8i8(<4 x half> %vd, <8 x i8> %vn, <8 x i8> %vm)
  ret <4 x half> %res
}

define <8 x half> @test_fdotq_f16(<8 x half> %vd, <16 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdotq_f16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.8h, v1.16b, v2.16b
; CHECK-NEXT:    ret
  %res = call <8 x half> @llvm.aarch64.neon.fp8.fdot2.v8f16.v16i8(<8 x half> %vd, <16 x i8> %vn, <16 x i8> %vm)
  ret <8 x half> %res
}

define <4 x half> @test_fdot_lane_f16(<4 x half> %vd, <8 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdot_lane_f16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.4h, v1.8b, v2.2b[0]
; CHECK-NEXT:    ret
  %res = call <4 x half> @llvm.aarch64.neon.fp8.fdot2.lane.v4f16.v8i8(<4 x half> %vd, <8 x i8> %vn, <16 x i8> %vm, i32 0)
  ret <4 x half> %res
}

define <8 x half> @test_fdotq_lane_f16(<8 x half> %vd, <16 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdotq_lane_f16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.8h, v1.16b, v2.2b[7]
; CHECK-NEXT:    ret
  %res = call <8 x half> @llvm.aarch64.neon.fp8.fdot2.lane.v8f16.v16i8(<8 x half> %vd, <16 x i8> %vn, <16 x i8> %vm, i32 7)
  ret <8 x half> %res
}

define <2 x float> @test_fdot_f32(<2 x float> %vd, <8 x i8> %vn, <8 x i8> %vm) {
; CHECK-LABEL: test_fdot_f32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.2s, v1.8b, v2.8b
; CHECK-NEXT:    ret
  %res = call <2 x float> @llvm.aarch64.neon.fp8.fdot4.v2f32.v8i8(<2 x float> %vd, <8 x i8> %vn, <8 x i8> %vm)
  ret <2 x float> %res
}

define <4 x float> @test_fdotq_f32(<4 x float> %vd, <16 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdotq_f32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.4s, v1.16b, v2.16b
; CHECK-NEXT:    ret
  %res = call <4 x float> @llvm.aarch64.neon.fp8.fdot4.v4f32.v16i8(<4 x float> %vd, <16 x i8> %vn, <16 x i8> %vm)
  ret <4 x float> %res
}

define <2 x float> @test_fdot_lane_f32(<2 x float> %vd, <8 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdot_lane_f32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.2s, v1.8b, v2.4b[0]
; CHECK-NEXT:    ret
  %res = call <2 x float> @llvm.aarch64.neon.fp8.fdot4.lane.v2f32.v8i8(<2 x float> %vd, <8 x i8> %vn, <16 x i8> %vm, i32 0)
  ret <2 x float> %res
}

define <4 x float> @test_fdotq_lane_f32(<4 x float> %vd, <16 x i8> %vn, <16 x i8> %vm) {
; CHECK-LABEL: test_fdotq_lane_f32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    fdot v0.4s, v1.16b, v2.4b[3]
; CHECK-NEXT:    ret
  %res = call <4 x float> @llvm.aarch64.neon.fp8.fdot4.lane.v4f32.v16i8(<4 x float> %vd, <16 x i8> %vn, <16 x i8> %vm, i32 3)
  ret <4 x float> %res
}