1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5
; RUN: llc -mtriple=amdgcn-amd-amdpal -mcpu=gfx1100 < %s | FileCheck -check-prefixes=GFX11 %s
define amdgpu_ps void @group_image_sample(i32 inreg noundef %globalTable, i32 inreg noundef %userdata6, i32 inreg noundef %userdata7, i32 inreg noundef %userdata8, i32 inreg noundef %PrimMask, <2 x float> noundef %PerspInterpSample, <2 x float> noundef %PerspInterpCenter, <2 x float> noundef %PerspInterpCentroid) #2 {
; GFX11-LABEL: group_image_sample:
; GFX11: ; %bb.0: ; %.entry
; GFX11-NEXT: s_mov_b32 s33, exec_lo
; GFX11-NEXT: s_wqm_b32 exec_lo, exec_lo
; GFX11-NEXT: s_mov_b32 m0, s4
; GFX11-NEXT: s_getpc_b64 s[4:5]
; GFX11-NEXT: s_mov_b32 s0, s1
; GFX11-NEXT: s_mov_b32 s6, s3
; GFX11-NEXT: s_mov_b32 s1, s5
; GFX11-NEXT: s_mov_b32 s3, s5
; GFX11-NEXT: s_mov_b32 s7, s5
; GFX11-NEXT: s_load_b128 s[12:15], s[0:1], 0x0
; GFX11-NEXT: s_load_b128 s[8:11], s[2:3], 0x0
; GFX11-NEXT: s_load_b256 s[0:7], s[6:7], 0x0
; GFX11-NEXT: s_mov_b32 s16, exec_lo
; GFX11-NEXT: s_wqm_b32 exec_lo, exec_lo
; GFX11-NEXT: lds_param_load v2, attr0.y wait_vdst:15
; GFX11-NEXT: lds_param_load v3, attr0.x wait_vdst:15
; GFX11-NEXT: s_mov_b32 exec_lo, s16
; GFX11-NEXT: v_interp_p10_f32 v4, v2, v0, v2 wait_exp:1
; GFX11-NEXT: v_interp_p10_f32 v0, v3, v0, v3 wait_exp:0
; GFX11-NEXT: s_waitcnt lgkmcnt(0)
; GFX11-NEXT: s_clause 0xf
; GFX11-NEXT: s_buffer_load_b64 s[16:17], s[12:15], 0x10
; GFX11-NEXT: s_buffer_load_b64 s[18:19], s[12:15], 0x20
; GFX11-NEXT: s_buffer_load_b64 s[20:21], s[12:15], 0x30
; GFX11-NEXT: s_buffer_load_b64 s[22:23], s[12:15], 0x40
; GFX11-NEXT: s_buffer_load_b64 s[24:25], s[12:15], 0x50
; GFX11-NEXT: s_buffer_load_b64 s[26:27], s[12:15], 0x60
; GFX11-NEXT: s_buffer_load_b64 s[28:29], s[12:15], 0x70
; GFX11-NEXT: s_buffer_load_b64 s[30:31], s[12:15], 0x80
; GFX11-NEXT: s_buffer_load_b64 s[34:35], s[12:15], 0x90
; GFX11-NEXT: s_buffer_load_b64 s[36:37], s[12:15], 0xa0
; GFX11-NEXT: s_buffer_load_b64 s[38:39], s[12:15], 0xb0
; GFX11-NEXT: s_buffer_load_b64 s[40:41], s[12:15], 0xc0
; GFX11-NEXT: s_buffer_load_b64 s[42:43], s[12:15], 0xd0
; GFX11-NEXT: s_buffer_load_b64 s[44:45], s[12:15], 0xe0
; GFX11-NEXT: s_buffer_load_b64 s[46:47], s[12:15], 0xf0
; GFX11-NEXT: s_buffer_load_b64 s[12:13], s[12:15], 0x100
; GFX11-NEXT: v_interp_p2_f32 v36, v2, v1, v4 wait_exp:7
; GFX11-NEXT: v_interp_p2_f32 v0, v3, v1, v0 wait_exp:7
; GFX11-NEXT: s_waitcnt lgkmcnt(0)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_add_f32_e32 v5, s17, v36
; GFX11-NEXT: v_add_f32_e32 v4, s16, v0
; GFX11-NEXT: v_add_f32_e32 v8, s18, v0
; GFX11-NEXT: v_add_f32_e32 v9, s19, v36
; GFX11-NEXT: v_add_f32_e32 v12, s20, v0
; GFX11-NEXT: v_add_f32_e32 v13, s21, v36
; GFX11-NEXT: v_add_f32_e32 v16, s22, v0
; GFX11-NEXT: v_add_f32_e32 v17, s23, v36
; GFX11-NEXT: v_add_f32_e32 v20, s24, v0
; GFX11-NEXT: v_add_f32_e32 v21, s25, v36
; GFX11-NEXT: v_add_f32_e32 v24, s26, v0
; GFX11-NEXT: v_add_f32_e32 v25, s27, v36
; GFX11-NEXT: v_add_f32_e32 v28, s28, v0
; GFX11-NEXT: v_add_f32_e32 v29, s29, v36
; GFX11-NEXT: v_add_f32_e32 v32, s30, v0
; GFX11-NEXT: v_add_f32_e32 v33, s31, v36
; GFX11-NEXT: s_clause 0x7
; GFX11-NEXT: image_sample v[4:7], v[4:5], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[8:11], v[8:9], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[12:15], v[12:13], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[16:19], v[16:17], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[20:23], v[20:21], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[24:27], v[24:25], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[28:31], v[28:29], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[32:35], v[32:33], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: v_add_f32_e32 v37, s34, v0
; GFX11-NEXT: v_add_f32_e32 v38, s35, v36
; GFX11-NEXT: v_add_f32_e32 v40, s36, v0
; GFX11-NEXT: v_add_f32_e32 v41, s37, v36
; GFX11-NEXT: v_add_f32_e32 v44, s38, v0
; GFX11-NEXT: v_add_f32_e32 v45, s39, v36
; GFX11-NEXT: v_add_f32_e32 v48, s40, v0
; GFX11-NEXT: v_add_f32_e32 v49, s41, v36
; GFX11-NEXT: v_add_f32_e32 v52, s42, v0
; GFX11-NEXT: v_add_f32_e32 v53, s43, v36
; GFX11-NEXT: v_add_f32_e32 v56, s44, v0
; GFX11-NEXT: v_add_f32_e32 v57, s45, v36
; GFX11-NEXT: v_add_f32_e32 v60, s46, v0
; GFX11-NEXT: v_add_f32_e32 v61, s47, v36
; GFX11-NEXT: v_add_f32_e32 v0, s12, v0
; GFX11-NEXT: v_add_f32_e32 v1, s13, v36
; GFX11-NEXT: s_and_b32 exec_lo, exec_lo, s33
; GFX11-NEXT: s_clause 0x7
; GFX11-NEXT: image_sample v[36:39], v[37:38], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[40:43], v[40:41], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[44:47], v[44:45], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[48:51], v[48:49], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[52:55], v[52:53], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[56:59], v[56:57], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[60:63], v[60:61], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: image_sample v[64:67], v[0:1], s[0:7], s[8:11] dmask:0xf dim:SQ_RSRC_IMG_2D
; GFX11-NEXT: s_waitcnt vmcnt(14)
; GFX11-NEXT: v_dual_add_f32 v0, v8, v4 :: v_dual_add_f32 v1, v9, v5
; GFX11-NEXT: v_dual_add_f32 v4, v10, v6 :: v_dual_add_f32 v5, v11, v7
; GFX11-NEXT: s_waitcnt vmcnt(13)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v12, v0 :: v_dual_add_f32 v1, v13, v1
; GFX11-NEXT: v_dual_add_f32 v4, v14, v4 :: v_dual_add_f32 v5, v15, v5
; GFX11-NEXT: s_waitcnt vmcnt(12)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v16, v0 :: v_dual_add_f32 v1, v17, v1
; GFX11-NEXT: v_dual_add_f32 v4, v18, v4 :: v_dual_add_f32 v5, v19, v5
; GFX11-NEXT: s_waitcnt vmcnt(11)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v20, v0 :: v_dual_add_f32 v1, v21, v1
; GFX11-NEXT: v_dual_add_f32 v4, v22, v4 :: v_dual_add_f32 v5, v23, v5
; GFX11-NEXT: s_waitcnt vmcnt(10)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v24, v0 :: v_dual_add_f32 v1, v25, v1
; GFX11-NEXT: v_dual_add_f32 v4, v26, v4 :: v_dual_add_f32 v5, v27, v5
; GFX11-NEXT: s_waitcnt vmcnt(9)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v28, v0 :: v_dual_add_f32 v1, v29, v1
; GFX11-NEXT: v_dual_add_f32 v4, v30, v4 :: v_dual_add_f32 v5, v31, v5
; GFX11-NEXT: s_waitcnt vmcnt(8)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v32, v0 :: v_dual_add_f32 v1, v33, v1
; GFX11-NEXT: v_dual_add_f32 v4, v34, v4 :: v_dual_add_f32 v5, v35, v5
; GFX11-NEXT: s_waitcnt vmcnt(7)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v36, v0 :: v_dual_add_f32 v1, v37, v1
; GFX11-NEXT: v_dual_add_f32 v4, v38, v4 :: v_dual_add_f32 v5, v39, v5
; GFX11-NEXT: s_waitcnt vmcnt(6)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v40, v0 :: v_dual_add_f32 v1, v41, v1
; GFX11-NEXT: v_dual_add_f32 v4, v42, v4 :: v_dual_add_f32 v5, v43, v5
; GFX11-NEXT: s_waitcnt vmcnt(5)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v44, v0 :: v_dual_add_f32 v1, v45, v1
; GFX11-NEXT: v_dual_add_f32 v4, v46, v4 :: v_dual_add_f32 v5, v47, v5
; GFX11-NEXT: s_waitcnt vmcnt(4)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v48, v0 :: v_dual_add_f32 v1, v49, v1
; GFX11-NEXT: v_dual_add_f32 v4, v50, v4 :: v_dual_add_f32 v5, v51, v5
; GFX11-NEXT: s_waitcnt vmcnt(3)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v52, v0 :: v_dual_add_f32 v1, v53, v1
; GFX11-NEXT: v_dual_add_f32 v4, v54, v4 :: v_dual_add_f32 v5, v55, v5
; GFX11-NEXT: s_waitcnt vmcnt(2)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v56, v0 :: v_dual_add_f32 v1, v57, v1
; GFX11-NEXT: v_dual_add_f32 v4, v58, v4 :: v_dual_add_f32 v5, v59, v5
; GFX11-NEXT: s_waitcnt vmcnt(1)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v60, v0 :: v_dual_add_f32 v1, v61, v1
; GFX11-NEXT: v_dual_add_f32 v4, v62, v4 :: v_dual_add_f32 v5, v63, v5
; GFX11-NEXT: s_waitcnt vmcnt(0)
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_dual_add_f32 v0, v64, v0 :: v_dual_add_f32 v1, v65, v1
; GFX11-NEXT: v_dual_add_f32 v4, v66, v4 :: v_dual_add_f32 v5, v67, v5
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2)
; GFX11-NEXT: v_cvt_pk_rtz_f16_f32_e32 v0, v0, v1
; GFX11-NEXT: v_cvt_pk_rtz_f16_f32_e32 v1, v4, v5
; GFX11-NEXT: exp mrt0 v0, v1, off, off done
; GFX11-NEXT: s_endpgm
.entry:
%i = call i64 @llvm.amdgcn.s.getpc()
%i1 = and i64 %i, -4294967296
%i2 = zext i32 %userdata6 to i64
%i3 = or disjoint i64 %i1, %i2
%i4 = inttoptr i64 %i3 to ptr addrspace(4)
%i5 = load <4 x i32>, ptr addrspace(4) %i4, align 16
%i6 = zext i32 %userdata7 to i64
%i7 = or disjoint i64 %i1, %i6
%i8 = inttoptr i64 %i7 to ptr addrspace(4)
%i9 = load <4 x i32>, ptr addrspace(4) %i8, align 4, !invariant.load !0
%i10 = zext i32 %userdata8 to i64
%i11 = or disjoint i64 %i1, %i10
%i12 = inttoptr i64 %i11 to ptr addrspace(4)
%i13 = load <8 x i32>, ptr addrspace(4) %i12, align 4, !invariant.load !0
%i14 = call float @llvm.amdgcn.lds.param.load(i32 1, i32 0, i32 %PrimMask)
%PerspInterpCenter.i1 = extractelement <2 x float> %PerspInterpCenter, i64 1
%PerspInterpCenter.i0 = extractelement <2 x float> %PerspInterpCenter, i64 0
%i15 = call float @llvm.amdgcn.interp.inreg.p10(float %i14, float %PerspInterpCenter.i0, float %i14)
%i16 = call float @llvm.amdgcn.interp.inreg.p2(float %i14, float %PerspInterpCenter.i1, float %i15)
%i17 = call float @llvm.amdgcn.lds.param.load(i32 0, i32 0, i32 %PrimMask)
%i18 = call float @llvm.amdgcn.interp.inreg.p10(float %i17, float %PerspInterpCenter.i0, float %i17)
%i19 = call float @llvm.amdgcn.interp.inreg.p2(float %i17, float %PerspInterpCenter.i1, float %i18)
%i20 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 16, i32 0), !invariant.load !0
%i21 = shufflevector <2 x i32> %i20, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i22 = bitcast <4 x i32> %i21 to <4 x float>
%.i0 = extractelement <4 x float> %i22, i64 0
%.i1 = extractelement <4 x float> %i22, i64 1
%.i03 = fadd reassoc nnan nsz arcp contract afn float %.i0, %i19
%.i14 = fadd reassoc nnan nsz arcp contract afn float %.i1, %i16
%i23 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i03, float %.i14, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i010 = extractelement <4 x float> %i23, i64 0
%.i113 = extractelement <4 x float> %i23, i64 1
%.i215 = extractelement <4 x float> %i23, i64 2
%.i317 = extractelement <4 x float> %i23, i64 3
%i24 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 32, i32 0), !invariant.load !0
%i25 = shufflevector <2 x i32> %i24, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i26 = bitcast <4 x i32> %i25 to <4 x float>
%.i05 = extractelement <4 x float> %i26, i64 0
%.i16 = extractelement <4 x float> %i26, i64 1
%.i07 = fadd reassoc nnan nsz arcp contract afn float %.i05, %i19
%.i18 = fadd reassoc nnan nsz arcp contract afn float %.i16, %i16
%i27 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i07, float %.i18, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i09 = extractelement <4 x float> %i27, i64 0
%.i011 = fadd reassoc nnan nsz arcp contract afn float %.i09, %.i010
%.i112 = extractelement <4 x float> %i27, i64 1
%.i114 = fadd reassoc nnan nsz arcp contract afn float %.i112, %.i113
%.i2 = extractelement <4 x float> %i27, i64 2
%.i216 = fadd reassoc nnan nsz arcp contract afn float %.i2, %.i215
%.i3 = extractelement <4 x float> %i27, i64 3
%.i318 = fadd reassoc nnan nsz arcp contract afn float %.i3, %.i317
%i28 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 48, i32 0), !invariant.load !0
%i29 = shufflevector <2 x i32> %i28, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i30 = bitcast <4 x i32> %i29 to <4 x float>
%.i019 = extractelement <4 x float> %i30, i64 0
%.i120 = extractelement <4 x float> %i30, i64 1
%.i021 = fadd reassoc nnan nsz arcp contract afn float %.i019, %i19
%.i122 = fadd reassoc nnan nsz arcp contract afn float %.i120, %i16
%i31 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i021, float %.i122, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i023 = extractelement <4 x float> %i31, i64 0
%.i024 = fadd reassoc nnan nsz arcp contract afn float %.i023, %.i011
%.i125 = extractelement <4 x float> %i31, i64 1
%.i126 = fadd reassoc nnan nsz arcp contract afn float %.i125, %.i114
%.i227 = extractelement <4 x float> %i31, i64 2
%.i228 = fadd reassoc nnan nsz arcp contract afn float %.i227, %.i216
%.i329 = extractelement <4 x float> %i31, i64 3
%.i330 = fadd reassoc nnan nsz arcp contract afn float %.i329, %.i318
%i32 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 64, i32 0), !invariant.load !0
%i33 = shufflevector <2 x i32> %i32, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i34 = bitcast <4 x i32> %i33 to <4 x float>
%.i031 = extractelement <4 x float> %i34, i64 0
%.i132 = extractelement <4 x float> %i34, i64 1
%.i033 = fadd reassoc nnan nsz arcp contract afn float %.i031, %i19
%.i134 = fadd reassoc nnan nsz arcp contract afn float %.i132, %i16
%i35 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i033, float %.i134, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i035 = extractelement <4 x float> %i35, i64 0
%.i036 = fadd reassoc nnan nsz arcp contract afn float %.i035, %.i024
%.i137 = extractelement <4 x float> %i35, i64 1
%.i138 = fadd reassoc nnan nsz arcp contract afn float %.i137, %.i126
%.i239 = extractelement <4 x float> %i35, i64 2
%.i240 = fadd reassoc nnan nsz arcp contract afn float %.i239, %.i228
%.i341 = extractelement <4 x float> %i35, i64 3
%.i342 = fadd reassoc nnan nsz arcp contract afn float %.i341, %.i330
%i36 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 80, i32 0), !invariant.load !0
%i37 = shufflevector <2 x i32> %i36, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i38 = bitcast <4 x i32> %i37 to <4 x float>
%.i043 = extractelement <4 x float> %i38, i64 0
%.i144 = extractelement <4 x float> %i38, i64 1
%.i045 = fadd reassoc nnan nsz arcp contract afn float %.i043, %i19
%.i146 = fadd reassoc nnan nsz arcp contract afn float %.i144, %i16
%i39 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i045, float %.i146, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i047 = extractelement <4 x float> %i39, i64 0
%.i048 = fadd reassoc nnan nsz arcp contract afn float %.i047, %.i036
%.i149 = extractelement <4 x float> %i39, i64 1
%.i150 = fadd reassoc nnan nsz arcp contract afn float %.i149, %.i138
%.i251 = extractelement <4 x float> %i39, i64 2
%.i252 = fadd reassoc nnan nsz arcp contract afn float %.i251, %.i240
%.i353 = extractelement <4 x float> %i39, i64 3
%.i354 = fadd reassoc nnan nsz arcp contract afn float %.i353, %.i342
%i40 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 96, i32 0), !invariant.load !0
%i41 = shufflevector <2 x i32> %i40, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i42 = bitcast <4 x i32> %i41 to <4 x float>
%.i055 = extractelement <4 x float> %i42, i64 0
%.i156 = extractelement <4 x float> %i42, i64 1
%.i057 = fadd reassoc nnan nsz arcp contract afn float %.i055, %i19
%.i158 = fadd reassoc nnan nsz arcp contract afn float %.i156, %i16
%i43 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i057, float %.i158, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i059 = extractelement <4 x float> %i43, i64 0
%.i060 = fadd reassoc nnan nsz arcp contract afn float %.i059, %.i048
%.i161 = extractelement <4 x float> %i43, i64 1
%.i162 = fadd reassoc nnan nsz arcp contract afn float %.i161, %.i150
%.i263 = extractelement <4 x float> %i43, i64 2
%.i264 = fadd reassoc nnan nsz arcp contract afn float %.i263, %.i252
%.i365 = extractelement <4 x float> %i43, i64 3
%.i366 = fadd reassoc nnan nsz arcp contract afn float %.i365, %.i354
%i44 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 112, i32 0), !invariant.load !0
%i45 = shufflevector <2 x i32> %i44, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i46 = bitcast <4 x i32> %i45 to <4 x float>
%.i067 = extractelement <4 x float> %i46, i64 0
%.i168 = extractelement <4 x float> %i46, i64 1
%.i069 = fadd reassoc nnan nsz arcp contract afn float %.i067, %i19
%.i170 = fadd reassoc nnan nsz arcp contract afn float %.i168, %i16
%i47 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i069, float %.i170, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i071 = extractelement <4 x float> %i47, i64 0
%.i072 = fadd reassoc nnan nsz arcp contract afn float %.i071, %.i060
%.i173 = extractelement <4 x float> %i47, i64 1
%.i174 = fadd reassoc nnan nsz arcp contract afn float %.i173, %.i162
%.i275 = extractelement <4 x float> %i47, i64 2
%.i276 = fadd reassoc nnan nsz arcp contract afn float %.i275, %.i264
%.i377 = extractelement <4 x float> %i47, i64 3
%.i378 = fadd reassoc nnan nsz arcp contract afn float %.i377, %.i366
%i48 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 128, i32 0), !invariant.load !0
%i49 = shufflevector <2 x i32> %i48, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i50 = bitcast <4 x i32> %i49 to <4 x float>
%.i079 = extractelement <4 x float> %i50, i64 0
%.i180 = extractelement <4 x float> %i50, i64 1
%.i081 = fadd reassoc nnan nsz arcp contract afn float %.i079, %i19
%.i182 = fadd reassoc nnan nsz arcp contract afn float %.i180, %i16
%i51 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i081, float %.i182, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i083 = extractelement <4 x float> %i51, i64 0
%.i084 = fadd reassoc nnan nsz arcp contract afn float %.i083, %.i072
%.i185 = extractelement <4 x float> %i51, i64 1
%.i186 = fadd reassoc nnan nsz arcp contract afn float %.i185, %.i174
%.i287 = extractelement <4 x float> %i51, i64 2
%.i288 = fadd reassoc nnan nsz arcp contract afn float %.i287, %.i276
%.i389 = extractelement <4 x float> %i51, i64 3
%.i390 = fadd reassoc nnan nsz arcp contract afn float %.i389, %.i378
%i52 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 144, i32 0), !invariant.load !0
%i53 = shufflevector <2 x i32> %i52, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i54 = bitcast <4 x i32> %i53 to <4 x float>
%.i091 = extractelement <4 x float> %i54, i64 0
%.i192 = extractelement <4 x float> %i54, i64 1
%.i093 = fadd reassoc nnan nsz arcp contract afn float %.i091, %i19
%.i194 = fadd reassoc nnan nsz arcp contract afn float %.i192, %i16
%i55 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i093, float %.i194, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i095 = extractelement <4 x float> %i55, i64 0
%.i096 = fadd reassoc nnan nsz arcp contract afn float %.i095, %.i084
%.i197 = extractelement <4 x float> %i55, i64 1
%.i198 = fadd reassoc nnan nsz arcp contract afn float %.i197, %.i186
%.i299 = extractelement <4 x float> %i55, i64 2
%.i2100 = fadd reassoc nnan nsz arcp contract afn float %.i299, %.i288
%.i3101 = extractelement <4 x float> %i55, i64 3
%.i3102 = fadd reassoc nnan nsz arcp contract afn float %.i3101, %.i390
%i56 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 160, i32 0), !invariant.load !0
%i57 = shufflevector <2 x i32> %i56, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i58 = bitcast <4 x i32> %i57 to <4 x float>
%.i0103 = extractelement <4 x float> %i58, i64 0
%.i1104 = extractelement <4 x float> %i58, i64 1
%.i0105 = fadd reassoc nnan nsz arcp contract afn float %.i0103, %i19
%.i1106 = fadd reassoc nnan nsz arcp contract afn float %.i1104, %i16
%i59 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0105, float %.i1106, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0107 = extractelement <4 x float> %i59, i64 0
%.i0108 = fadd reassoc nnan nsz arcp contract afn float %.i0107, %.i096
%.i1109 = extractelement <4 x float> %i59, i64 1
%.i1110 = fadd reassoc nnan nsz arcp contract afn float %.i1109, %.i198
%.i2111 = extractelement <4 x float> %i59, i64 2
%.i2112 = fadd reassoc nnan nsz arcp contract afn float %.i2111, %.i2100
%.i3113 = extractelement <4 x float> %i59, i64 3
%.i3114 = fadd reassoc nnan nsz arcp contract afn float %.i3113, %.i3102
%i60 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 176, i32 0), !invariant.load !0
%i61 = shufflevector <2 x i32> %i60, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i62 = bitcast <4 x i32> %i61 to <4 x float>
%.i0115 = extractelement <4 x float> %i62, i64 0
%.i1116 = extractelement <4 x float> %i62, i64 1
%.i0117 = fadd reassoc nnan nsz arcp contract afn float %.i0115, %i19
%.i1118 = fadd reassoc nnan nsz arcp contract afn float %.i1116, %i16
%i63 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0117, float %.i1118, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0119 = extractelement <4 x float> %i63, i64 0
%.i0120 = fadd reassoc nnan nsz arcp contract afn float %.i0119, %.i0108
%.i1121 = extractelement <4 x float> %i63, i64 1
%.i1122 = fadd reassoc nnan nsz arcp contract afn float %.i1121, %.i1110
%.i2123 = extractelement <4 x float> %i63, i64 2
%.i2124 = fadd reassoc nnan nsz arcp contract afn float %.i2123, %.i2112
%.i3125 = extractelement <4 x float> %i63, i64 3
%.i3126 = fadd reassoc nnan nsz arcp contract afn float %.i3125, %.i3114
%i64 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 192, i32 0), !invariant.load !0
%i65 = shufflevector <2 x i32> %i64, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i66 = bitcast <4 x i32> %i65 to <4 x float>
%.i0127 = extractelement <4 x float> %i66, i64 0
%.i1128 = extractelement <4 x float> %i66, i64 1
%.i0129 = fadd reassoc nnan nsz arcp contract afn float %.i0127, %i19
%.i1130 = fadd reassoc nnan nsz arcp contract afn float %.i1128, %i16
%i67 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0129, float %.i1130, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0131 = extractelement <4 x float> %i67, i64 0
%.i0132 = fadd reassoc nnan nsz arcp contract afn float %.i0131, %.i0120
%.i1133 = extractelement <4 x float> %i67, i64 1
%.i1134 = fadd reassoc nnan nsz arcp contract afn float %.i1133, %.i1122
%.i2135 = extractelement <4 x float> %i67, i64 2
%.i2136 = fadd reassoc nnan nsz arcp contract afn float %.i2135, %.i2124
%.i3137 = extractelement <4 x float> %i67, i64 3
%.i3138 = fadd reassoc nnan nsz arcp contract afn float %.i3137, %.i3126
%i68 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 208, i32 0), !invariant.load !0
%i69 = shufflevector <2 x i32> %i68, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i70 = bitcast <4 x i32> %i69 to <4 x float>
%.i0139 = extractelement <4 x float> %i70, i64 0
%.i1140 = extractelement <4 x float> %i70, i64 1
%.i0141 = fadd reassoc nnan nsz arcp contract afn float %.i0139, %i19
%.i1142 = fadd reassoc nnan nsz arcp contract afn float %.i1140, %i16
%i71 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0141, float %.i1142, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0143 = extractelement <4 x float> %i71, i64 0
%.i0144 = fadd reassoc nnan nsz arcp contract afn float %.i0143, %.i0132
%.i1145 = extractelement <4 x float> %i71, i64 1
%.i1146 = fadd reassoc nnan nsz arcp contract afn float %.i1145, %.i1134
%.i2147 = extractelement <4 x float> %i71, i64 2
%.i2148 = fadd reassoc nnan nsz arcp contract afn float %.i2147, %.i2136
%.i3149 = extractelement <4 x float> %i71, i64 3
%.i3150 = fadd reassoc nnan nsz arcp contract afn float %.i3149, %.i3138
%i72 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 224, i32 0), !invariant.load !0
%i73 = shufflevector <2 x i32> %i72, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i74 = bitcast <4 x i32> %i73 to <4 x float>
%.i0151 = extractelement <4 x float> %i74, i64 0
%.i1152 = extractelement <4 x float> %i74, i64 1
%.i0153 = fadd reassoc nnan nsz arcp contract afn float %.i0151, %i19
%.i1154 = fadd reassoc nnan nsz arcp contract afn float %.i1152, %i16
%i75 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0153, float %.i1154, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0155 = extractelement <4 x float> %i75, i64 0
%.i0156 = fadd reassoc nnan nsz arcp contract afn float %.i0155, %.i0144
%.i1157 = extractelement <4 x float> %i75, i64 1
%.i1158 = fadd reassoc nnan nsz arcp contract afn float %.i1157, %.i1146
%.i2159 = extractelement <4 x float> %i75, i64 2
%.i2160 = fadd reassoc nnan nsz arcp contract afn float %.i2159, %.i2148
%.i3161 = extractelement <4 x float> %i75, i64 3
%.i3162 = fadd reassoc nnan nsz arcp contract afn float %.i3161, %.i3150
%i76 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 240, i32 0), !invariant.load !0
%i77 = shufflevector <2 x i32> %i76, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i78 = bitcast <4 x i32> %i77 to <4 x float>
%.i0163 = extractelement <4 x float> %i78, i64 0
%.i1164 = extractelement <4 x float> %i78, i64 1
%.i0165 = fadd reassoc nnan nsz arcp contract afn float %.i0163, %i19
%.i1166 = fadd reassoc nnan nsz arcp contract afn float %.i1164, %i16
%i79 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0165, float %.i1166, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0167 = extractelement <4 x float> %i79, i64 0
%.i0168 = fadd reassoc nnan nsz arcp contract afn float %.i0167, %.i0156
%.i1169 = extractelement <4 x float> %i79, i64 1
%.i1170 = fadd reassoc nnan nsz arcp contract afn float %.i1169, %.i1158
%.i2171 = extractelement <4 x float> %i79, i64 2
%.i2172 = fadd reassoc nnan nsz arcp contract afn float %.i2171, %.i2160
%.i3173 = extractelement <4 x float> %i79, i64 3
%.i3174 = fadd reassoc nnan nsz arcp contract afn float %.i3173, %.i3162
%i80 = call <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32> %i5, i32 256, i32 0), !invariant.load !0
%i81 = shufflevector <2 x i32> %i80, <2 x i32> poison, <4 x i32> <i32 0, i32 1, i32 poison, i32 poison>
%i82 = bitcast <4 x i32> %i81 to <4 x float>
%.i0175 = extractelement <4 x float> %i82, i64 0
%.i1176 = extractelement <4 x float> %i82, i64 1
%.i0177 = fadd reassoc nnan nsz arcp contract afn float %.i0175, %i19
%.i1178 = fadd reassoc nnan nsz arcp contract afn float %.i1176, %i16
%i83 = call reassoc nnan nsz arcp contract afn <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32.v8i32.v4i32(i32 15, float %.i0177, float %.i1178, <8 x i32> %i13, <4 x i32> %i9, i1 false, i32 0, i32 0)
%.i0179 = extractelement <4 x float> %i83, i64 0
%.i0180 = fadd reassoc nnan nsz arcp contract afn float %.i0179, %.i0168
%.i1181 = extractelement <4 x float> %i83, i64 1
%.i1182 = fadd reassoc nnan nsz arcp contract afn float %.i1181, %.i1170
%.i2183 = extractelement <4 x float> %i83, i64 2
%.i2184 = fadd reassoc nnan nsz arcp contract afn float %.i2183, %.i2172
%.i3185 = extractelement <4 x float> %i83, i64 3
%.i3186 = fadd reassoc nnan nsz arcp contract afn float %.i3185, %.i3174
%i84 = call <2 x half> @llvm.amdgcn.cvt.pkrtz(float %.i0180, float %.i1182)
%i85 = call <2 x half> @llvm.amdgcn.cvt.pkrtz(float %.i2184, float %.i3186)
%i86 = bitcast <2 x half> %i84 to float
%i87 = bitcast <2 x half> %i85 to float
call void @llvm.amdgcn.exp.f32(i32 0, i32 3, float %i86, float %i87, float poison, float poison, i1 true, i1 true)
ret void
}
declare noundef i64 @llvm.amdgcn.s.getpc() #3
declare <4 x float> @llvm.amdgcn.image.sample.2d.v4f32.f32(i32 immarg, float, float, <8 x i32>, <4 x i32>, i1 immarg, i32 immarg, i32 immarg) #5
declare <2 x half> @llvm.amdgcn.cvt.pkrtz(float, float) #3
declare void @llvm.amdgcn.exp.f32(i32 immarg, i32 immarg, float, float, float, float, i1 immarg, i1 immarg) #4
declare float @llvm.amdgcn.lds.param.load(i32 immarg, i32 immarg, i32) #3
declare float @llvm.amdgcn.interp.inreg.p10(float, float, float) #3
declare float @llvm.amdgcn.interp.inreg.p2(float, float, float) #3
declare <2 x i32> @llvm.amdgcn.s.buffer.load.v2i32(<4 x i32>, i32, i32 immarg) #8
attributes #2 = { alwaysinline nounwind memory(readwrite) "amdgpu-sched-strategy"="max-memory-clause" "amdgpu-max-memory-cluster-dwords"="32"}
attributes #3 = { nocallback nofree nosync nounwind speculatable willreturn memory(none) }
attributes #4 = { nocallback nofree nosync nounwind willreturn memory(inaccessiblemem: write) }
attributes #5 = { nocallback nofree nosync nounwind willreturn memory(read) }
attributes #8 = { nocallback nofree nosync nounwind willreturn memory(none) }
!0 = !{}
|