File: union-1.ll

package info (click to toggle)
llvm-toolchain-20 1%3A20.1.6-1~exp1
  • links: PTS, VCS
  • area: main
  • in suites: experimental
  • size: 2,111,304 kB
  • sloc: cpp: 7,438,677; ansic: 1,393,822; asm: 1,012,926; python: 241,650; f90: 86,635; objc: 75,479; lisp: 42,144; pascal: 17,286; sh: 10,027; ml: 5,082; perl: 4,730; awk: 3,523; makefile: 3,349; javascript: 2,251; xml: 892; fortran: 672
file content (21 lines) | stat: -rw-r--r-- 502 bytes parent folder | download | duplicates (6)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
; RUN: llc -mtriple=hexagon < %s | FileCheck %s
; CHECK: f0
; CHECK-NOT: combine(#0
; CHECK: jump f1

define void @f0(ptr nocapture %a0) #0 {
b0:
  %v0 = load i32, ptr %a0, align 4
  %v1 = zext i32 %v0 to i64
  %v2 = getelementptr inbounds i32, ptr %a0, i32 1
  %v3 = load i32, ptr %v2, align 4
  %v4 = zext i32 %v3 to i64
  %v5 = shl nuw i64 %v4, 32
  %v6 = or i64 %v5, %v1
  tail call void @f1(i64 %v6) #0
  ret void
}

declare void @f1(i64) #0

attributes #0 = { nounwind "target-cpu"="hexagonv5" }