File: sve-integer.ll

package info (click to toggle)
llvm-toolchain-20 1%3A20.1.8-1~exp1
  • links: PTS, VCS
  • area: main
  • in suites: experimental
  • size: 2,111,388 kB
  • sloc: cpp: 7,438,767; ansic: 1,393,871; asm: 1,012,926; python: 241,728; f90: 86,635; objc: 75,411; lisp: 42,144; pascal: 17,286; sh: 10,027; ml: 5,082; perl: 4,730; awk: 3,523; makefile: 3,349; javascript: 2,251; xml: 892; fortran: 672
file content (208 lines) | stat: -rw-r--r-- 5,992 bytes parent folder | download | duplicates (8)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc < %s -mtriple aarch64 -mattr=+sve -aarch64-enable-gisel-sve=1  | FileCheck %s
; RUN: llc < %s -mtriple aarch64 -mattr=+sve -global-isel -aarch64-enable-gisel-sve=1 | FileCheck %s

;; add
define <vscale x 2 x i64> @addnxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b) {
; CHECK-LABEL: addnxv2i64:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    add z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = add <vscale x 2 x i64> %a, %b
  ret <vscale x 2 x i64> %c
}

define <vscale x 4 x i32> @addnxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b) {
; CHECK-LABEL: addnxv4i32:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    add z0.s, z0.s, z1.s
; CHECK-NEXT:    ret
entry:
  %c = add <vscale x 4 x i32> %a, %b
  ret <vscale x 4 x i32> %c
}

define <vscale x 8 x i16> @addnxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, ptr %p) {
; CHECK-LABEL: addnxv8i16:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    add z0.h, z0.h, z1.h
; CHECK-NEXT:    ret
entry:
  %c = add <vscale x 8 x i16> %a, %b
  ret <vscale x 8 x i16> %c
}

define <vscale x 16 x i8> @addnxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
; CHECK-LABEL: addnxv16i8:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    add z0.b, z0.b, z1.b
; CHECK-NEXT:    ret
entry:
  %c = add <vscale x 16 x i8> %a, %b
  ret <vscale x 16 x i8> %c
}

;; sub
define <vscale x 2 x i64> @subnxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b) {
; CHECK-LABEL: subnxv2i64:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    sub z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = sub <vscale x 2 x i64> %a, %b
  ret <vscale x 2 x i64> %c
}

define <vscale x 4 x i32> @subnxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b) {
; CHECK-LABEL: subnxv4i32:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    sub z0.s, z0.s, z1.s
; CHECK-NEXT:    ret
entry:
  %c = sub <vscale x 4 x i32> %a, %b
  ret <vscale x 4 x i32> %c
}

define <vscale x 8 x i16> @subnxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, ptr %p) {
; CHECK-LABEL: subnxv8i16:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    sub z0.h, z0.h, z1.h
; CHECK-NEXT:    ret
entry:
  %c = sub <vscale x 8 x i16> %a, %b
  ret <vscale x 8 x i16> %c
}

define <vscale x 16 x i8> @subnxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
; CHECK-LABEL: subnxv16i8:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    sub z0.b, z0.b, z1.b
; CHECK-NEXT:    ret
entry:
  %c = sub <vscale x 16 x i8> %a, %b
  ret <vscale x 16 x i8> %c
}

;; and
define <vscale x 2 x i64> @andnxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b) {
; CHECK-LABEL: andnxv2i64:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    and z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = and <vscale x 2 x i64> %a, %b
  ret <vscale x 2 x i64> %c
}

define <vscale x 4 x i32> @andnxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b) {
; CHECK-LABEL: andnxv4i32:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    and z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = and <vscale x 4 x i32> %a, %b
  ret <vscale x 4 x i32> %c
}

define <vscale x 8 x i16> @andnxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, ptr %p) {
; CHECK-LABEL: andnxv8i16:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    and z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = and <vscale x 8 x i16> %a, %b
  ret <vscale x 8 x i16> %c
}

define <vscale x 16 x i8> @andnxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
; CHECK-LABEL: andnxv16i8:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    and z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = and <vscale x 16 x i8> %a, %b
  ret <vscale x 16 x i8> %c
}

;; or
define <vscale x 2 x i64> @ornxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b) {
; CHECK-LABEL: ornxv2i64:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    orr z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = or <vscale x 2 x i64> %a, %b
  ret <vscale x 2 x i64> %c
}

define <vscale x 4 x i32> @ornxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b) {
; CHECK-LABEL: ornxv4i32:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    orr z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = or <vscale x 4 x i32> %a, %b
  ret <vscale x 4 x i32> %c
}

define <vscale x 8 x i16> @ornxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, ptr %p) {
; CHECK-LABEL: ornxv8i16:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    orr z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = or <vscale x 8 x i16> %a, %b
  ret <vscale x 8 x i16> %c
}

define <vscale x 16 x i8> @ornxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
; CHECK-LABEL: ornxv16i8:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    orr z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = or <vscale x 16 x i8> %a, %b
  ret <vscale x 16 x i8> %c
}

;; xor
define <vscale x 2 x i64> @xornxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b) {
; CHECK-LABEL: xornxv2i64:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    eor z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = xor <vscale x 2 x i64> %a, %b
  ret <vscale x 2 x i64> %c
}

define <vscale x 4 x i32> @xornxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b) {
; CHECK-LABEL: xornxv4i32:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    eor z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = xor <vscale x 4 x i32> %a, %b
  ret <vscale x 4 x i32> %c
}

define <vscale x 8 x i16> @xornxv8i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, ptr %p) {
; CHECK-LABEL: xornxv8i16:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    eor z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = xor <vscale x 8 x i16> %a, %b
  ret <vscale x 8 x i16> %c
}

define <vscale x 16 x i8> @xornxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
; CHECK-LABEL: xornxv16i8:
; CHECK:       // %bb.0: // %entry
; CHECK-NEXT:    eor z0.d, z0.d, z1.d
; CHECK-NEXT:    ret
entry:
  %c = xor <vscale x 16 x i8> %a, %b
  ret <vscale x 16 x i8> %c
}