File: linker-relaxation.ll

package info (click to toggle)
llvm-toolchain-20 1%3A20.1.8-1~exp1
  • links: PTS, VCS
  • area: main
  • in suites: experimental
  • size: 2,111,388 kB
  • sloc: cpp: 7,438,767; ansic: 1,393,871; asm: 1,012,926; python: 241,728; f90: 86,635; objc: 75,411; lisp: 42,144; pascal: 17,286; sh: 10,027; ml: 5,082; perl: 4,730; awk: 3,523; makefile: 3,349; javascript: 2,251; xml: 892; fortran: 672
file content (102 lines) | stat: -rw-r--r-- 4,529 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
; RUN: llc --mtriple=loongarch64 --filetype=obj -mattr=-relax \
; RUN:     --relocation-model=pic --code-model=medium < %s \
; RUN:     | llvm-readobj -r - | FileCheck --check-prefixes=CHECK-RELOC,PCALA-RELOC %s
; RUN: llc --mtriple=loongarch64 --filetype=obj -mattr=+relax \
; RUN:     --relocation-model=pic --code-model=medium < %s \
; RUN:     | llvm-readobj -r - | FileCheck --check-prefixes=CHECK-RELOC,RELAX %s

; RUN: llc --mtriple=loongarch64 --filetype=obj -mattr=-relax --enable-tlsdesc \
; RUN:     --relocation-model=pic --code-model=medium < %s \
; RUN:     | llvm-readobj -r - | FileCheck --check-prefix=DESC-RELOC %s
; RUN: llc --mtriple=loongarch64 --filetype=obj -mattr=+relax --enable-tlsdesc \
; RUN:     --relocation-model=pic --code-model=medium < %s \
; RUN:     | llvm-readobj -r - | FileCheck --check-prefixes=DESC-RELOC,DESC-RELAX %s

;; Check relocations when disable or enable linker relaxation.
;; This tests are also able to test for removing relax mask flags
;; after loongarch-merge-base-offset pass because no relax relocs
;; are emitted after being optimized by it.

@g_e = external global i32
@g_i = internal global i32 0
@g_i1 = internal global i32 1
@t_un = external thread_local global i32
@t_ld = external thread_local(localdynamic) global i32
@t_ie = external thread_local(initialexec) global i32
@t_le = external thread_local(localexec) global i32

declare void @callee1() nounwind
declare dso_local void @callee2() nounwind
declare dso_local void @callee3() nounwind

define ptr @caller() nounwind {
; RELAX:            R_LARCH_ALIGN - 0x1C
; CHECK-RELOC:      R_LARCH_GOT_PC_HI20 g_e 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_GOT_PC_LO12 g_e 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; PCALA-RELOC:      R_LARCH_PCALA_HI20 .bss 0x0
; RELAX-NEXT:       R_LARCH_PCALA_HI20 g_i 0x0
; PCALA-RELOC:      R_LARCH_PCALA_LO12 .bss 0x0
; RELAX-NEXT:       R_LARCH_PCALA_LO12 g_i 0x0
; CHECK-RELOC:      R_LARCH_TLS_GD_PC_HI20 t_un 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_GOT_PC_LO12 t_un 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_CALL36 __tls_get_addr 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; DESC-RELOC:       R_LARCH_TLS_DESC_PC_HI20 t_un 0x0
; DESC-RELAX:       R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_PC_LO12 t_un 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_LD t_un 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_CALL t_un 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_LD_PC_HI20 t_ld 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_GOT_PC_LO12 t_ld 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_CALL36 __tls_get_addr 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_PC_HI20 t_ld 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_PC_LO12 t_ld 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_LD t_ld 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; DESC-RELOC-NEXT:  R_LARCH_TLS_DESC_CALL t_ld 0x0
; DESC-RELAX-NEXT:  R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_IE_PC_HI20 t_ie 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_IE_PC_LO12 t_ie 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_LE_HI20_R t_le 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_LE_ADD_R t_le 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_TLS_LE_LO12_R t_le 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_CALL36 callee1 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_CALL36 callee2 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; CHECK-RELOC-NEXT: R_LARCH_CALL36 callee3 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; PCALA-RELOC:      R_LARCH_PCALA_HI20 .data 0x0
; RELAX-NEXT:       R_LARCH_PCALA_HI20 g_i1 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
; PCALA-RELOC:      R_LARCH_PCALA_LO12 .data 0x0
; RELAX-NEXT:       R_LARCH_PCALA_LO12 g_i1 0x0
; RELAX-NEXT:       R_LARCH_RELAX - 0x0
  %a = load volatile i32, ptr @g_e
  %b = load volatile i32, ptr @g_i
  %c = load volatile i32, ptr @t_un
  %d = load volatile i32, ptr @t_ld
  %e = load volatile i32, ptr @t_ie
  %f = load volatile i32, ptr @t_le
  call i32 @callee1()
  call i32 @callee2()
  tail call i32 @callee3()
  ret ptr @g_i1
}