File: vector-sdiv.ll

package info (click to toggle)
llvm-toolchain-21 1%3A21.1.1-1
  • links: PTS, VCS
  • area: main
  • in suites:
  • size: 2,236,080 kB
  • sloc: cpp: 7,618,171; ansic: 1,433,906; asm: 1,058,726; python: 252,113; f90: 94,671; objc: 70,753; lisp: 42,813; pascal: 18,401; sh: 10,069; ml: 5,111; perl: 4,720; awk: 3,523; makefile: 3,397; javascript: 2,272; xml: 892; fortran: 770
file content (23 lines) | stat: -rw-r--r-- 746 bytes parent folder | download | duplicates (14)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
; RUN: llc < %s -asm-verbose=false -fast-isel=false -disable-wasm-fallthrough-return-opt | FileCheck %s

target triple = "wasm32-unknown-unknown"

; This should be treated as a non-splat vector of pow2 divisor, so sdivs will be
; transformed to shrs in DAGCombiner. There will be 4 stores and 3 shrs (For '1'
; entry we don't need a shr).

; CHECK-LABEL: vector_sdiv:
; CHECK-DAG:  i32.store
; CHECK-DAG:  i32.shr_u
; CHECK-DAG:  i32.store
; CHECK-DAG:  i32.shr_u
; CHECK-DAG:  i32.store
; CHECK-DAG:  i32.shr_u
; CHECK-DAG:  i32.store
define void @vector_sdiv(ptr %x, ptr readonly %y) {
entry:
  %0 = load <4 x i32>, ptr %y, align 16
  %div = sdiv <4 x i32> %0, <i32 1, i32 4, i32 2, i32 8>
  store <4 x i32> %div, ptr %x, align 16
  ret void
}