File: aarch64-sve-fill-spill-pair.ll

package info (click to toggle)
llvm-toolchain-21 1%3A21.1.6-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 2,245,028 kB
  • sloc: cpp: 7,619,726; ansic: 1,434,018; asm: 1,058,748; python: 252,740; f90: 94,671; objc: 70,685; lisp: 42,813; pascal: 18,401; sh: 8,601; ml: 5,111; perl: 4,720; makefile: 3,675; awk: 3,523; javascript: 2,409; xml: 892; fortran: 770
file content (283 lines) | stat: -rw-r--r-- 11,804 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -verify-machineinstrs -mtriple=aarch64-linux-gnu -mattr=+sve -aarch64-sve-vector-bits-min=128 -aarch64-sve-vector-bits-max=128 < %s | FileCheck %s
; RUN: llc -verify-machineinstrs -mtriple=aarch64_be-linux-gnu -mattr=+sve -aarch64-sve-vector-bits-min=128 -aarch64-sve-vector-bits-max=128 < %s | FileCheck %s --check-prefixes=CHECK-BE
; RUN: llc -verify-machineinstrs -mtriple=aarch64-linux-gnu -mattr=+sve,ldp-aligned-only -aarch64-sve-vector-bits-min=128 -aarch64-sve-vector-bits-max=128 < %s | FileCheck %s --check-prefixes=CHECK-LDPALIGNEDONLY
; RUN: llc -verify-machineinstrs -mtriple=aarch64-linux-gnu -mattr=+sve,stp-aligned-only -aarch64-sve-vector-bits-min=128 -aarch64-sve-vector-bits-max=128 < %s | FileCheck %s --check-prefixes=CHECK-STPALIGNEDONLY
; RUN: llc -verify-machineinstrs -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s --check-prefixes=CHECK-OFF
; RUN: llc -verify-machineinstrs -mtriple=aarch64-linux-gnu -mattr=+sve -aarch64-sve-vector-bits-min=256 -aarch64-sve-vector-bits-max=256 < %s | FileCheck %s --check-prefixes=CHECK-OFF

define void @nxv16i8(ptr %ldptr, ptr %stptr) {
; CHECK-LABEL: nxv16i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldp q0, q1, [x0]
; CHECK-NEXT:    stp q0, q1, [x1]
; CHECK-NEXT:    ret
;
; CHECK-BE-LABEL: nxv16i8:
; CHECK-BE:       // %bb.0:
; CHECK-BE-NEXT:    ptrue p0.b
; CHECK-BE-NEXT:    ld1b { z0.b }, p0/z, [x0]
; CHECK-BE-NEXT:    ld1b { z1.b }, p0/z, [x0, #1, mul vl]
; CHECK-BE-NEXT:    st1b { z0.b }, p0, [x1]
; CHECK-BE-NEXT:    st1b { z1.b }, p0, [x1, #1, mul vl]
; CHECK-BE-NEXT:    ret
;
; CHECK-LDPALIGNEDONLY-LABEL: nxv16i8:
; CHECK-LDPALIGNEDONLY:       // %bb.0:
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z0, [x0]
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z1, [x0, #1, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    stp q0, q1, [x1]
; CHECK-LDPALIGNEDONLY-NEXT:    ret
;
; CHECK-STPALIGNEDONLY-LABEL: nxv16i8:
; CHECK-STPALIGNEDONLY:       // %bb.0:
; CHECK-STPALIGNEDONLY-NEXT:    ldp q0, q1, [x0]
; CHECK-STPALIGNEDONLY-NEXT:    str z0, [x1]
; CHECK-STPALIGNEDONLY-NEXT:    str z1, [x1, #1, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    ret
;
; CHECK-OFF-LABEL: nxv16i8:
; CHECK-OFF:       // %bb.0:
; CHECK-OFF-NEXT:    ldr z0, [x0]
; CHECK-OFF-NEXT:    ldr z1, [x0, #1, mul vl]
; CHECK-OFF-NEXT:    str z0, [x1]
; CHECK-OFF-NEXT:    str z1, [x1, #1, mul vl]
; CHECK-OFF-NEXT:    ret
  %vscale = tail call i64 @llvm.vscale()
  %vl = shl nuw nsw i64 %vscale, 4
  %ldptr2 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %vl
  %stptr2 = getelementptr inbounds nuw i8, ptr %stptr, i64 %vl
  %ld1 = load <vscale x 16 x i8>, ptr %ldptr, align 1
  %ld2 = load <vscale x 16 x i8>, ptr %ldptr2, align 1
  store <vscale x 16 x i8> %ld1, ptr %stptr, align 1
  store <vscale x 16 x i8> %ld2, ptr %stptr2, align 1
  ret void
}

define void @nxv16i8_max_range(ptr %ldptr, ptr %stptr) {
; CHECK-LABEL: nxv16i8_max_range:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldp q0, q1, [x0, #-1024]
; CHECK-NEXT:    stp q0, q1, [x1, #1008]
; CHECK-NEXT:    ret
;
; CHECK-BE-LABEL: nxv16i8_max_range:
; CHECK-BE:       // %bb.0:
; CHECK-BE-NEXT:    rdvl x8, #1
; CHECK-BE-NEXT:    mov x9, #-1008 // =0xfffffffffffffc10
; CHECK-BE-NEXT:    mov x10, #-1024 // =0xfffffffffffffc00
; CHECK-BE-NEXT:    lsr x8, x8, #4
; CHECK-BE-NEXT:    mov w11, #1008 // =0x3f0
; CHECK-BE-NEXT:    mov w12, #1024 // =0x400
; CHECK-BE-NEXT:    ptrue p0.b
; CHECK-BE-NEXT:    mul x9, x8, x9
; CHECK-BE-NEXT:    mul x10, x8, x10
; CHECK-BE-NEXT:    mul x11, x8, x11
; CHECK-BE-NEXT:    ld1b { z1.b }, p0/z, [x0, x9]
; CHECK-BE-NEXT:    mul x8, x8, x12
; CHECK-BE-NEXT:    ld1b { z0.b }, p0/z, [x0, x10]
; CHECK-BE-NEXT:    st1b { z0.b }, p0, [x1, x11]
; CHECK-BE-NEXT:    st1b { z1.b }, p0, [x1, x8]
; CHECK-BE-NEXT:    ret
;
; CHECK-LDPALIGNEDONLY-LABEL: nxv16i8_max_range:
; CHECK-LDPALIGNEDONLY:       // %bb.0:
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z0, [x0, #-64, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z1, [x0, #-63, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    stp q0, q1, [x1, #1008]
; CHECK-LDPALIGNEDONLY-NEXT:    ret
;
; CHECK-STPALIGNEDONLY-LABEL: nxv16i8_max_range:
; CHECK-STPALIGNEDONLY:       // %bb.0:
; CHECK-STPALIGNEDONLY-NEXT:    ldp q0, q1, [x0, #-1024]
; CHECK-STPALIGNEDONLY-NEXT:    str z0, [x1, #63, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    str z1, [x1, #64, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    ret
;
; CHECK-OFF-LABEL: nxv16i8_max_range:
; CHECK-OFF:       // %bb.0:
; CHECK-OFF-NEXT:    ldr z0, [x0, #-64, mul vl]
; CHECK-OFF-NEXT:    ldr z1, [x0, #-63, mul vl]
; CHECK-OFF-NEXT:    str z0, [x1, #63, mul vl]
; CHECK-OFF-NEXT:    str z1, [x1, #64, mul vl]
; CHECK-OFF-NEXT:    ret
  %vscale = tail call i64 @llvm.vscale()
  %ldoff1 = mul i64 %vscale, -1024
  %ldoff2 = mul i64 %vscale, -1008
  %stoff1 = mul i64 %vscale, 1008
  %stoff2 = mul i64 %vscale, 1024
  %ldptr1 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %ldoff1
  %ldptr2 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %ldoff2
  %stptr1 = getelementptr inbounds nuw i8, ptr %stptr, i64 %stoff1
  %stptr2 = getelementptr inbounds nuw i8, ptr %stptr, i64 %stoff2
  %ld1 = load <vscale x 16 x i8>, ptr %ldptr1, align 1
  %ld2 = load <vscale x 16 x i8>, ptr %ldptr2, align 1
  store <vscale x 16 x i8> %ld1, ptr %stptr1, align 1
  store <vscale x 16 x i8> %ld2, ptr %stptr2, align 1
  ret void
}

define void @nxv16i8_outside_range(ptr %ldptr, ptr %stptr) {
; CHECK-LABEL: nxv16i8_outside_range:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr z0, [x0, #-65, mul vl]
; CHECK-NEXT:    ldr z1, [x0, #-64, mul vl]
; CHECK-NEXT:    str z0, [x1, #64, mul vl]
; CHECK-NEXT:    str z1, [x1, #65, mul vl]
; CHECK-NEXT:    ret
;
; CHECK-BE-LABEL: nxv16i8_outside_range:
; CHECK-BE:       // %bb.0:
; CHECK-BE-NEXT:    rdvl x8, #1
; CHECK-BE-NEXT:    mov x9, #-1040 // =0xfffffffffffffbf0
; CHECK-BE-NEXT:    mov x10, #-1024 // =0xfffffffffffffc00
; CHECK-BE-NEXT:    lsr x8, x8, #4
; CHECK-BE-NEXT:    mov w11, #1024 // =0x400
; CHECK-BE-NEXT:    mov w12, #1040 // =0x410
; CHECK-BE-NEXT:    ptrue p0.b
; CHECK-BE-NEXT:    mul x9, x8, x9
; CHECK-BE-NEXT:    mul x10, x8, x10
; CHECK-BE-NEXT:    mul x11, x8, x11
; CHECK-BE-NEXT:    ld1b { z0.b }, p0/z, [x0, x9]
; CHECK-BE-NEXT:    mul x8, x8, x12
; CHECK-BE-NEXT:    ld1b { z1.b }, p0/z, [x0, x10]
; CHECK-BE-NEXT:    st1b { z0.b }, p0, [x1, x11]
; CHECK-BE-NEXT:    st1b { z1.b }, p0, [x1, x8]
; CHECK-BE-NEXT:    ret
;
; CHECK-LDPALIGNEDONLY-LABEL: nxv16i8_outside_range:
; CHECK-LDPALIGNEDONLY:       // %bb.0:
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z0, [x0, #-65, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z1, [x0, #-64, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    str z0, [x1, #64, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    str z1, [x1, #65, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    ret
;
; CHECK-STPALIGNEDONLY-LABEL: nxv16i8_outside_range:
; CHECK-STPALIGNEDONLY:       // %bb.0:
; CHECK-STPALIGNEDONLY-NEXT:    ldr z0, [x0, #-65, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    ldr z1, [x0, #-64, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    str z0, [x1, #64, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    str z1, [x1, #65, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    ret
;
; CHECK-OFF-LABEL: nxv16i8_outside_range:
; CHECK-OFF:       // %bb.0:
; CHECK-OFF-NEXT:    ldr z0, [x0, #-65, mul vl]
; CHECK-OFF-NEXT:    ldr z1, [x0, #-64, mul vl]
; CHECK-OFF-NEXT:    str z0, [x1, #64, mul vl]
; CHECK-OFF-NEXT:    str z1, [x1, #65, mul vl]
; CHECK-OFF-NEXT:    ret
  %vscale = tail call i64 @llvm.vscale()
  %ldoff1 = mul i64 %vscale, -1040
  %ldoff2 = mul i64 %vscale, -1024
  %stoff1 = mul i64 %vscale, 1024
  %stoff2 = mul i64 %vscale, 1040
  %ldptr1 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %ldoff1
  %ldptr2 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %ldoff2
  %stptr1 = getelementptr inbounds nuw i8, ptr %stptr, i64 %stoff1
  %stptr2 = getelementptr inbounds nuw i8, ptr %stptr, i64 %stoff2
  %ld1 = load <vscale x 16 x i8>, ptr %ldptr1, align 1
  %ld2 = load <vscale x 16 x i8>, ptr %ldptr2, align 1
  store <vscale x 16 x i8> %ld1, ptr %stptr1, align 1
  store <vscale x 16 x i8> %ld2, ptr %stptr2, align 1
  ret void
}

define void @nxv16i8_2vl_stride(ptr %ldptr, ptr %stptr) {
; CHECK-LABEL: nxv16i8_2vl_stride:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr z0, [x0]
; CHECK-NEXT:    ldr z1, [x0, #2, mul vl]
; CHECK-NEXT:    str z0, [x1]
; CHECK-NEXT:    str z1, [x1, #2, mul vl]
; CHECK-NEXT:    ret
;
; CHECK-BE-LABEL: nxv16i8_2vl_stride:
; CHECK-BE:       // %bb.0:
; CHECK-BE-NEXT:    ptrue p0.b
; CHECK-BE-NEXT:    ld1b { z0.b }, p0/z, [x0]
; CHECK-BE-NEXT:    ld1b { z1.b }, p0/z, [x0, #2, mul vl]
; CHECK-BE-NEXT:    st1b { z0.b }, p0, [x1]
; CHECK-BE-NEXT:    st1b { z1.b }, p0, [x1, #2, mul vl]
; CHECK-BE-NEXT:    ret
;
; CHECK-LDPALIGNEDONLY-LABEL: nxv16i8_2vl_stride:
; CHECK-LDPALIGNEDONLY:       // %bb.0:
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z0, [x0]
; CHECK-LDPALIGNEDONLY-NEXT:    ldr z1, [x0, #2, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    str z0, [x1]
; CHECK-LDPALIGNEDONLY-NEXT:    str z1, [x1, #2, mul vl]
; CHECK-LDPALIGNEDONLY-NEXT:    ret
;
; CHECK-STPALIGNEDONLY-LABEL: nxv16i8_2vl_stride:
; CHECK-STPALIGNEDONLY:       // %bb.0:
; CHECK-STPALIGNEDONLY-NEXT:    ldr z0, [x0]
; CHECK-STPALIGNEDONLY-NEXT:    ldr z1, [x0, #2, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    str z0, [x1]
; CHECK-STPALIGNEDONLY-NEXT:    str z1, [x1, #2, mul vl]
; CHECK-STPALIGNEDONLY-NEXT:    ret
;
; CHECK-OFF-LABEL: nxv16i8_2vl_stride:
; CHECK-OFF:       // %bb.0:
; CHECK-OFF-NEXT:    ldr z0, [x0]
; CHECK-OFF-NEXT:    ldr z1, [x0, #2, mul vl]
; CHECK-OFF-NEXT:    str z0, [x1]
; CHECK-OFF-NEXT:    str z1, [x1, #2, mul vl]
; CHECK-OFF-NEXT:    ret
  %vscale = tail call i64 @llvm.vscale()
  %vl = shl nuw nsw i64 %vscale, 5
  %ldptr2 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %vl
  %stptr2 = getelementptr inbounds nuw i8, ptr %stptr, i64 %vl
  %ld1 = load <vscale x 16 x i8>, ptr %ldptr, align 1
  %ld2 = load <vscale x 16 x i8>, ptr %ldptr2, align 1
  store <vscale x 16 x i8> %ld1, ptr %stptr, align 1
  store <vscale x 16 x i8> %ld2, ptr %stptr2, align 1
  ret void
}

define void @nxv2f64_32b_aligned(ptr %ldptr, ptr %stptr) {
; CHECK-LABEL: nxv2f64_32b_aligned:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldp q0, q1, [x0]
; CHECK-NEXT:    stp q0, q1, [x1]
; CHECK-NEXT:    ret
;
; CHECK-BE-LABEL: nxv2f64_32b_aligned:
; CHECK-BE:       // %bb.0:
; CHECK-BE-NEXT:    ptrue p0.d
; CHECK-BE-NEXT:    ld1d { z0.d }, p0/z, [x0]
; CHECK-BE-NEXT:    ld1d { z1.d }, p0/z, [x0, #1, mul vl]
; CHECK-BE-NEXT:    st1d { z0.d }, p0, [x1]
; CHECK-BE-NEXT:    st1d { z1.d }, p0, [x1, #1, mul vl]
; CHECK-BE-NEXT:    ret
;
; CHECK-LDPALIGNEDONLY-LABEL: nxv2f64_32b_aligned:
; CHECK-LDPALIGNEDONLY:       // %bb.0:
; CHECK-LDPALIGNEDONLY-NEXT:    ldp q0, q1, [x0]
; CHECK-LDPALIGNEDONLY-NEXT:    stp q0, q1, [x1]
; CHECK-LDPALIGNEDONLY-NEXT:    ret
;
; CHECK-STPALIGNEDONLY-LABEL: nxv2f64_32b_aligned:
; CHECK-STPALIGNEDONLY:       // %bb.0:
; CHECK-STPALIGNEDONLY-NEXT:    ldp q0, q1, [x0]
; CHECK-STPALIGNEDONLY-NEXT:    stp q0, q1, [x1]
; CHECK-STPALIGNEDONLY-NEXT:    ret
;
; CHECK-OFF-LABEL: nxv2f64_32b_aligned:
; CHECK-OFF:       // %bb.0:
; CHECK-OFF-NEXT:    ldr z0, [x0]
; CHECK-OFF-NEXT:    ldr z1, [x0, #1, mul vl]
; CHECK-OFF-NEXT:    str z0, [x1]
; CHECK-OFF-NEXT:    str z1, [x1, #1, mul vl]
; CHECK-OFF-NEXT:    ret
  %vscale = tail call i64 @llvm.vscale()
  %vl = shl nuw nsw i64 %vscale, 4
  %ldptr2 = getelementptr inbounds nuw i8, ptr %ldptr, i64 %vl
  %stptr2 = getelementptr inbounds nuw i8, ptr %stptr, i64 %vl
  %ld1 = load <vscale x 2 x double>, ptr %ldptr, align 32
  %ld2 = load <vscale x 2 x double>, ptr %ldptr2, align 32
  store <vscale x 2 x double> %ld1, ptr %stptr, align 32
  store <vscale x 2 x double> %ld2, ptr %stptr2, align 32
  ret void
}