File: misched-predicate-virtreg.mir

package info (click to toggle)
llvm-toolchain-21 1%3A21.1.6-3
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 2,245,028 kB
  • sloc: cpp: 7,619,726; ansic: 1,434,018; asm: 1,058,748; python: 252,740; f90: 94,671; objc: 70,685; lisp: 42,813; pascal: 18,401; sh: 8,601; ml: 5,111; perl: 4,720; makefile: 3,675; awk: 3,523; javascript: 2,409; xml: 892; fortran: 770
file content (38 lines) | stat: -rw-r--r-- 1,516 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
# RUN: llc -mcpu=exynos-m5 -mtriple=aarch64 -enable-misched -run-pass=machine-scheduler -debug-only=machine-scheduler %s -o /dev/null 2>&1 | FileCheck %s
# RUN: llc -mcpu=exynos-m5 -mtriple=aarch64 -enable-misched -passes=machine-scheduler -debug-only=machine-scheduler %s -o /dev/null 2>&1 | FileCheck %s
# REQUIRES: asserts

# CHECK-LABEL: ********** MI Scheduling **********
# CHECK:       SU(0):   %0:fpr128 = COPY $q1
# CHECK-NEXT:    # preds left       : 0
# CHECK-NEXT:    # succs left       : 1
# CHECK-NEXT:    # rdefs left       : 0
# CHECK-NEXT:    Latency            : 2
# CHECK-NEXT:    Depth              : 0
# CHECK-NEXT:    Height             : 12
# CHECK-NEXT:    Successors:
# CHECK-NEXT:      SU(1): Data Latency=2 Reg=%0
# CHECK-NEXT:    Single Issue       : false;
# CHECK-NEXT:  SU(1):   %1:fpr32 = FMINVv4i32v %0:fpr128, implicit $fpcr
# CHECK-NEXT:    # preds left       : 1
# CHECK-NEXT:    # succs left       : 1
# CHECK-NEXT:    # rdefs left       : 0
# CHECK-NEXT:    Latency            : 8
# CHECK-NEXT:    Depth              : 2
# CHECK-NEXT:    Height             : 10
# CHECK-NEXT:    Predecessors:
# CHECK-NEXT:      SU(0): Data Latency=2 Reg=%0
# CHECK-NEXT:    Successors:
# CHECK-NEXT:      SU(2): Data Latency=8 Reg=%1
# CHECK-NEXT:    Single Issue       : false;

name: test_qform_virtreg
tracksRegLiveness: true
body: |
  bb.0:
    liveins: $s0, $q1
    %0:fpr128 = COPY $q1
    %1:fpr32 = FMINVv4i32v %0:fpr128, implicit $fpcr
    $s0 = COPY %1
    RET_ReallyLR implicit $s0