File: sve-load-store-strict-align.ll

package info (click to toggle)
llvm-toolchain-21 1%3A21.1.6-3
  • links: PTS, VCS
  • area: main
  • in suites: sid
  • size: 2,245,028 kB
  • sloc: cpp: 7,619,726; ansic: 1,434,018; asm: 1,058,748; python: 252,740; f90: 94,671; objc: 70,685; lisp: 42,813; pascal: 18,401; sh: 8,601; ml: 5,111; perl: 4,720; makefile: 3,675; awk: 3,523; javascript: 2,409; xml: 892; fortran: 770
file content (92 lines) | stat: -rw-r--r-- 3,039 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4
; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck --check-prefix CHECK-NO-STRICT-ALIGN %s
; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve,+strict-align < %s | FileCheck %s

define void @nxv16i8(ptr %ldptr, ptr %stptr) {
; CHECK-NO-STRICT-ALIGN-LABEL: nxv16i8:
; CHECK-NO-STRICT-ALIGN:       // %bb.0:
; CHECK-NO-STRICT-ALIGN-NEXT:    ldr z0, [x0]
; CHECK-NO-STRICT-ALIGN-NEXT:    str z0, [x1]
; CHECK-NO-STRICT-ALIGN-NEXT:    ret
;
; CHECK-LABEL: nxv16i8:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ptrue p0.b
; CHECK-NEXT:    ld1b { z0.b }, p0/z, [x0]
; CHECK-NEXT:    st1b { z0.b }, p0, [x1]
; CHECK-NEXT:    ret
  %l3 = load <vscale x 16 x i8>, ptr %ldptr, align 1
  store <vscale x 16 x i8> %l3, ptr %stptr, align 1
  ret void
}

define void @nxv8i16(ptr %ldptr, ptr %stptr) {
; CHECK-NO-STRICT-ALIGN-LABEL: nxv8i16:
; CHECK-NO-STRICT-ALIGN:       // %bb.0:
; CHECK-NO-STRICT-ALIGN-NEXT:    ldr z0, [x0]
; CHECK-NO-STRICT-ALIGN-NEXT:    str z0, [x1]
; CHECK-NO-STRICT-ALIGN-NEXT:    ret
;
; CHECK-LABEL: nxv8i16:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ptrue p0.h
; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0]
; CHECK-NEXT:    st1h { z0.h }, p0, [x1]
; CHECK-NEXT:    ret
  %l3 = load <vscale x 8 x i16>, ptr %ldptr, align 2
  store <vscale x 8 x i16> %l3, ptr %stptr, align 2
  ret void
}

define void @nxv4i32(ptr %ldptr, ptr %stptr) {
; CHECK-NO-STRICT-ALIGN-LABEL: nxv4i32:
; CHECK-NO-STRICT-ALIGN:       // %bb.0:
; CHECK-NO-STRICT-ALIGN-NEXT:    ldr z0, [x0]
; CHECK-NO-STRICT-ALIGN-NEXT:    str z0, [x1]
; CHECK-NO-STRICT-ALIGN-NEXT:    ret
;
; CHECK-LABEL: nxv4i32:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ptrue p0.s
; CHECK-NEXT:    ld1w { z0.s }, p0/z, [x0]
; CHECK-NEXT:    st1w { z0.s }, p0, [x1]
; CHECK-NEXT:    ret
  %l3 = load <vscale x 4 x i32>, ptr %ldptr, align 4
  store <vscale x 4 x i32> %l3, ptr %stptr, align 4
  ret void
}

define void @nxv2i64(ptr %ldptr, ptr %stptr) {
; CHECK-NO-STRICT-ALIGN-LABEL: nxv2i64:
; CHECK-NO-STRICT-ALIGN:       // %bb.0:
; CHECK-NO-STRICT-ALIGN-NEXT:    ldr z0, [x0]
; CHECK-NO-STRICT-ALIGN-NEXT:    str z0, [x1]
; CHECK-NO-STRICT-ALIGN-NEXT:    ret
;
; CHECK-LABEL: nxv2i64:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ptrue p0.d
; CHECK-NEXT:    ld1d { z0.d }, p0/z, [x0]
; CHECK-NEXT:    st1d { z0.d }, p0, [x1]
; CHECK-NEXT:    ret
  %l3 = load <vscale x 2 x i64>, ptr %ldptr, align 8
  store <vscale x 2 x i64> %l3, ptr %stptr, align 8
  ret void
}

define void @nxv16i1(ptr %ldptr, ptr %stptr) {
; CHECK-NO-STRICT-ALIGN-LABEL: nxv16i1:
; CHECK-NO-STRICT-ALIGN:       // %bb.0:
; CHECK-NO-STRICT-ALIGN-NEXT:    ldr p0, [x0]
; CHECK-NO-STRICT-ALIGN-NEXT:    str p0, [x1]
; CHECK-NO-STRICT-ALIGN-NEXT:    ret
;
; CHECK-LABEL: nxv16i1:
; CHECK:       // %bb.0:
; CHECK-NEXT:    ldr p0, [x0]
; CHECK-NEXT:    str p0, [x1]
; CHECK-NEXT:    ret
  %l3 = load <vscale x 16 x i1>, ptr %ldptr, align 2
  store <vscale x 16 x i1> %l3, ptr %stptr, align 2
  ret void
}