File: aarch64-sysreg128.ll

package info (click to toggle)
llvm-toolchain-21 1%3A21.1.7-1
  • links: PTS, VCS
  • area: main
  • in suites: sid
  • size: 2,245,064 kB
  • sloc: cpp: 7,619,731; ansic: 1,434,018; asm: 1,058,748; python: 252,740; f90: 94,671; objc: 70,685; lisp: 42,813; pascal: 18,401; sh: 8,601; ml: 5,111; perl: 4,720; makefile: 3,676; awk: 3,523; javascript: 2,409; xml: 892; fortran: 770
file content (48 lines) | stat: -rw-r--r-- 1,546 bytes parent folder | download | duplicates (16)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple aarch64    -mattr=+d128 | FileCheck %s --check-prefixes=CHECK-LE
; RUN: llc < %s -mtriple aarch64_be -mattr=+d128 | FileCheck %s --check-prefixes=CHECK-BE

define i128 @test_rsr128() #0 {
; CHECK-LE-LABEL: test_rsr128:
; CHECK-LE:       // %bb.0: // %entry
; CHECK-LE-NEXT:    mrrs x0, x1, S1_2_C3_C4_5
; CHECK-LE-NEXT:    ret
;
; CHECK-BE-LABEL: test_rsr128:
; CHECK-BE:       // %bb.0: // %entry
; CHECK-BE-NEXT:    mrrs x2, x3, S1_2_C3_C4_5
; CHECK-BE-NEXT:    mov x0, x3
; CHECK-BE-NEXT:    mov x1, x2
; CHECK-BE-NEXT:    ret
entry:
  %0 = call i128 @llvm.read_volatile_register.i128(metadata !1)
  ret i128 %0
}

declare i128 @llvm.read_volatile_register.i128(metadata) #1

define void @test_wsr128(i128 noundef %v) #0 {
; CHECK-LE-LABEL: test_wsr128:
; CHECK-LE:       // %bb.0: // %entry
; CHECK-LE-NEXT:    // kill: def $x1 killed $x1 killed $x0_x1 def $x0_x1
; CHECK-LE-NEXT:    // kill: def $x0 killed $x0 killed $x0_x1 def $x0_x1
; CHECK-LE-NEXT:    msrr S1_2_C3_C4_5, x0, x1
; CHECK-LE-NEXT:    ret
;
; CHECK-BE-LABEL: test_wsr128:
; CHECK-BE:       // %bb.0: // %entry
; CHECK-BE-NEXT:    mov x2, x1
; CHECK-BE-NEXT:    mov x3, x0
; CHECK-BE-NEXT:    msrr S1_2_C3_C4_5, x2, x3
; CHECK-BE-NEXT:    ret
entry:
  call void @llvm.write_register.i128(metadata !1, i128 %v)
  ret void
}

declare void @llvm.write_register.i128(metadata, i128) #1

attributes #0 = { noinline nounwind }
attributes #1 = { nounwind }

!1 = !{!"1:2:3:4:5"}