File: ldp-preind.predictable.txt

package info (click to toggle)
llvm-toolchain-3.9 1%3A3.9.1-9
  • links: PTS, VCS
  • area: main
  • in suites: stretch
  • size: 441,144 kB
  • ctags: 428,836
  • sloc: cpp: 2,546,577; ansic: 538,318; asm: 119,677; objc: 103,316; python: 102,148; sh: 27,847; pascal: 5,626; ml: 5,510; perl: 5,293; lisp: 4,801; makefile: 2,177; xml: 686; cs: 362; php: 212; csh: 117
file content (18 lines) | stat: -rw-r--r-- 604 bytes parent folder | download | duplicates (38)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
# RUN: llvm-mc -triple=aarch64 -mattr=+fp-armv8 -disassemble < %s 2>&1 | FileCheck %s
# RUN: llvm-mc -triple=arm64 -mattr=+fp-armv8 -disassemble < %s 2>&1 | FileCheck %s

# None of these instructions should be classified as unpredictable:

# CHECK-NOT: potentially undefined instruction encoding

# Stores from duplicated registers should be fine.
0xe3 0x0f 0x80 0xa9
# CHECK: stp x3, x3, [sp, #0]!

# d5 != x5 so "ldp d5, d6, [x5, #24]!" is fine.
0xa5 0x98 0xc1 0x6d
# CHECK: ldp d5, d6, [x5, #24]!

# xzr != sp so "stp xzr, xzr, [sp, #8]!" is fine.
0xff 0xff 0x80 0xa9
# CHECK: stp xzr, xzr, [sp, #8]!