File: 2011-12-15-vec_shift.ll

package info (click to toggle)
llvm-toolchain-4.0 1%3A4.0.1-10~deb9u2
  • links: PTS, VCS
  • area: main
  • in suites: stretch
  • size: 493,332 kB
  • sloc: cpp: 2,698,100; ansic: 552,773; asm: 128,821; python: 121,589; objc: 105,054; sh: 21,174; lisp: 6,758; ml: 5,532; perl: 5,311; pascal: 5,245; makefile: 2,083; cs: 1,868; xml: 686; php: 212; csh: 117
file content (19 lines) | stat: -rw-r--r-- 939 bytes parent folder | download | duplicates (6)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
; RUN: llc -march=x86-64 -mattr=+sse4.1 -mcpu=penryn < %s | FileCheck %s -check-prefix=CHECK-W-SSE4
; RUN: llc -march=x86-64 -mattr=-sse4.1 -mcpu=penryn < %s | FileCheck %s -check-prefix=CHECK-WO-SSE4
; Test case for r146671
target datalayout = "e-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-v64:64:64-v128:128:128-a0:0:64-s0:64:64-f80:128:128-n8:16:32:64-S128"
target triple = "x86_64-apple-macosx10.7"

define <16 x i8> @shift(<16 x i8> %a, <16 x i8> %b) nounwind {
  ; Make sure operands to pblend are in the right order.
  ; CHECK-W-SSE4: psllw $4, [[REG1:%xmm.]]
  ; CHECK-W-SSE4: pblendvb [[REG1]],{{ %xmm.}}
  ; CHECK-W-SSE4: psllw $2

  ; Make sure we're masking and pcmp'ing the VSELECT conditon vector.
  ; CHECK-WO-SSE4: psllw $5, [[REG1:%xmm.]]
  ; CHECK-WO-SSE4: pxor [[REG2:%xmm.]], [[REG2:%xmm.]]
  ; CHECK-WO-SSE4: pcmpgtb {{%xmm., }}[[REG2]]
  %1 = shl <16 x i8> %a, %b
  ret <16 x i8> %1
}