File: shift-combine-crash.ll

package info (click to toggle)
llvm-toolchain-4.0 1%3A4.0.1-10~deb9u2
  • links: PTS, VCS
  • area: main
  • in suites: stretch
  • size: 493,332 kB
  • sloc: cpp: 2,698,100; ansic: 552,773; asm: 128,821; python: 121,589; objc: 105,054; sh: 21,174; lisp: 6,758; ml: 5,532; perl: 5,311; pascal: 5,245; makefile: 2,083; cs: 1,868; xml: 686; php: 212; csh: 117
file content (57 lines) | stat: -rw-r--r-- 1,783 bytes parent folder | download | duplicates (14)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
; RUN: llc < %s -mtriple=x86_64-unknown-linux-gnu -mcpu=corei7 > /dev/null

; Verify that DAGCombiner doesn't crash with an assertion failure in the
; attempt to cast a ISD::UNDEF node to a ConstantSDNode.

; During type legalization, the vector shift operation in function @test1 is
; split into two legal shifts that work on <2 x i64> elements.
; The first shift of the legalized sequence would be a shift by all undefs.
; DAGCombiner will then try to simplify the vector shift and check if the
; vector of shift counts is a splat. Make sure that llc doesn't crash
; at that stage.


define <4 x i64> @test1(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 undef, i64 undef, i64 1, i64 2>
  ret <4 x i64> %shl
}

; Also, verify that DAGCombiner doesn't crash when trying to combine shifts
; with different combinations of undef elements in the vector shift count.

define <4 x i64> @test2(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 2, i64 3, i64 undef, i64 undef>
  ret <4 x i64> %shl
}

define <4 x i64> @test3(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 2, i64 undef, i64 3, i64 undef>
  ret <4 x i64> %shl
}

define <4 x i64> @test4(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 undef, i64 2, i64 undef, i64 3>
  ret <4 x i64> %shl
}

define <4 x i64> @test5(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 2, i64 undef, i64 undef, i64 undef>
  ret <4 x i64> %shl
}

define <4 x i64> @test6(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 undef, i64 undef, i64 3, i64 undef>
  ret <4 x i64> %shl
}

define <4 x i64> @test7(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 undef, i64 undef, i64 undef, i64 3>
  ret <4 x i64> %shl
}

define <4 x i64> @test8(<4 x i64> %A) {
  %shl = shl <4 x i64> %A, <i64 undef, i64 undef, i64 undef, i64 undef>
  ret <4 x i64> %shl
}