1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
|
//===-- RegisterContext_x86.h -----------------------------------*- C++ -*-===//
//
// The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
#ifndef liblldb_RegisterContext_x86_H_
#define liblldb_RegisterContext_x86_H_
#include <cstddef>
#include <cstdint>
#include "llvm/ADT/BitmaskEnum.h"
#include "llvm/Support/Compiler.h"
namespace lldb_private {
//---------------------------------------------------------------------------
// i386 ehframe, dwarf regnums
//---------------------------------------------------------------------------
// Register numbers seen in eh_frame (eRegisterKindEHFrame) on i386 systems
// (non-Darwin)
//
enum {
ehframe_eax_i386 = 0,
ehframe_ecx_i386,
ehframe_edx_i386,
ehframe_ebx_i386,
// on Darwin esp & ebp are reversed in the eh_frame section for i386 (versus
// dwarf's reg numbering).
// To be specific:
// i386+darwin eh_frame: 4 is ebp, 5 is esp
// i386+everyone else eh_frame: 4 is esp, 5 is ebp
// i386 dwarf: 4 is esp, 5 is ebp
// lldb will get the darwin-specific eh_frame reg numberings from debugserver,
// or the ABI, so we
// only encode the generally correct 4 == esp, 5 == ebp numbers in this
// generic header.
ehframe_esp_i386,
ehframe_ebp_i386,
ehframe_esi_i386,
ehframe_edi_i386,
ehframe_eip_i386,
ehframe_eflags_i386,
ehframe_st0_i386 = 12,
ehframe_st1_i386,
ehframe_st2_i386,
ehframe_st3_i386,
ehframe_st4_i386,
ehframe_st5_i386,
ehframe_st6_i386,
ehframe_st7_i386,
ehframe_xmm0_i386 = 21,
ehframe_xmm1_i386,
ehframe_xmm2_i386,
ehframe_xmm3_i386,
ehframe_xmm4_i386,
ehframe_xmm5_i386,
ehframe_xmm6_i386,
ehframe_xmm7_i386,
ehframe_mm0_i386 = 29,
ehframe_mm1_i386,
ehframe_mm2_i386,
ehframe_mm3_i386,
ehframe_mm4_i386,
ehframe_mm5_i386,
ehframe_mm6_i386,
ehframe_mm7_i386,
};
// DWARF register numbers (eRegisterKindDWARF)
// Intel's x86 or IA-32
enum {
// General Purpose Registers.
dwarf_eax_i386 = 0,
dwarf_ecx_i386,
dwarf_edx_i386,
dwarf_ebx_i386,
dwarf_esp_i386,
dwarf_ebp_i386,
dwarf_esi_i386,
dwarf_edi_i386,
dwarf_eip_i386,
dwarf_eflags_i386,
// Floating Point Registers
dwarf_st0_i386 = 11,
dwarf_st1_i386,
dwarf_st2_i386,
dwarf_st3_i386,
dwarf_st4_i386,
dwarf_st5_i386,
dwarf_st6_i386,
dwarf_st7_i386,
// SSE Registers
dwarf_xmm0_i386 = 21,
dwarf_xmm1_i386,
dwarf_xmm2_i386,
dwarf_xmm3_i386,
dwarf_xmm4_i386,
dwarf_xmm5_i386,
dwarf_xmm6_i386,
dwarf_xmm7_i386,
// MMX Registers
dwarf_mm0_i386 = 29,
dwarf_mm1_i386,
dwarf_mm2_i386,
dwarf_mm3_i386,
dwarf_mm4_i386,
dwarf_mm5_i386,
dwarf_mm6_i386,
dwarf_mm7_i386,
dwarf_fctrl_i386 = 37, // x87 control word
dwarf_fstat_i386 = 38, // x87 status word
dwarf_mxcsr_i386 = 39,
dwarf_es_i386 = 40,
dwarf_cs_i386 = 41,
dwarf_ss_i386 = 42,
dwarf_ds_i386 = 43,
dwarf_fs_i386 = 44,
dwarf_gs_i386 = 45,
// I believe the ymm registers use the dwarf_xmm%_i386 register numbers and
// then differentiate based on size of the register.
dwarf_bnd0_i386 = 101,
dwarf_bnd1_i386,
dwarf_bnd2_i386,
dwarf_bnd3_i386,
};
//---------------------------------------------------------------------------
// AMD x86_64, AMD64, Intel EM64T, or Intel 64 ehframe, dwarf regnums
//---------------------------------------------------------------------------
// EHFrame and DWARF Register numbers (eRegisterKindEHFrame &
// eRegisterKindDWARF)
// This is the spec I used (as opposed to x86-64-abi-0.99.pdf):
// http://software.intel.com/sites/default/files/article/402129/mpx-linux64-abi.pdf
enum {
// GP Registers
dwarf_rax_x86_64 = 0,
dwarf_rdx_x86_64,
dwarf_rcx_x86_64,
dwarf_rbx_x86_64,
dwarf_rsi_x86_64,
dwarf_rdi_x86_64,
dwarf_rbp_x86_64,
dwarf_rsp_x86_64,
// Extended GP Registers
dwarf_r8_x86_64 = 8,
dwarf_r9_x86_64,
dwarf_r10_x86_64,
dwarf_r11_x86_64,
dwarf_r12_x86_64,
dwarf_r13_x86_64,
dwarf_r14_x86_64,
dwarf_r15_x86_64,
// Return Address (RA) mapped to RIP
dwarf_rip_x86_64 = 16,
// SSE Vector Registers
dwarf_xmm0_x86_64 = 17,
dwarf_xmm1_x86_64,
dwarf_xmm2_x86_64,
dwarf_xmm3_x86_64,
dwarf_xmm4_x86_64,
dwarf_xmm5_x86_64,
dwarf_xmm6_x86_64,
dwarf_xmm7_x86_64,
dwarf_xmm8_x86_64,
dwarf_xmm9_x86_64,
dwarf_xmm10_x86_64,
dwarf_xmm11_x86_64,
dwarf_xmm12_x86_64,
dwarf_xmm13_x86_64,
dwarf_xmm14_x86_64,
dwarf_xmm15_x86_64,
// Floating Point Registers
dwarf_st0_x86_64 = 33,
dwarf_st1_x86_64,
dwarf_st2_x86_64,
dwarf_st3_x86_64,
dwarf_st4_x86_64,
dwarf_st5_x86_64,
dwarf_st6_x86_64,
dwarf_st7_x86_64,
// MMX Registers
dwarf_mm0_x86_64 = 41,
dwarf_mm1_x86_64,
dwarf_mm2_x86_64,
dwarf_mm3_x86_64,
dwarf_mm4_x86_64,
dwarf_mm5_x86_64,
dwarf_mm6_x86_64,
dwarf_mm7_x86_64,
// Control and Status Flags Register
dwarf_rflags_x86_64 = 49,
// selector registers
dwarf_es_x86_64 = 50,
dwarf_cs_x86_64,
dwarf_ss_x86_64,
dwarf_ds_x86_64,
dwarf_fs_x86_64,
dwarf_gs_x86_64,
// Floating point control registers
dwarf_mxcsr_x86_64 = 64, // Media Control and Status
dwarf_fctrl_x86_64, // x87 control word
dwarf_fstat_x86_64, // x87 status word
// Upper Vector Registers
dwarf_ymm0h_x86_64 = 67,
dwarf_ymm1h_x86_64,
dwarf_ymm2h_x86_64,
dwarf_ymm3h_x86_64,
dwarf_ymm4h_x86_64,
dwarf_ymm5h_x86_64,
dwarf_ymm6h_x86_64,
dwarf_ymm7h_x86_64,
dwarf_ymm8h_x86_64,
dwarf_ymm9h_x86_64,
dwarf_ymm10h_x86_64,
dwarf_ymm11h_x86_64,
dwarf_ymm12h_x86_64,
dwarf_ymm13h_x86_64,
dwarf_ymm14h_x86_64,
dwarf_ymm15h_x86_64,
// MPX registers
dwarf_bnd0_x86_64 = 126,
dwarf_bnd1_x86_64,
dwarf_bnd2_x86_64,
dwarf_bnd3_x86_64,
// AVX2 Vector Mask Registers
// dwarf_k0_x86_64 = 118,
// dwarf_k1_x86_64,
// dwarf_k2_x86_64,
// dwarf_k3_x86_64,
// dwarf_k4_x86_64,
// dwarf_k5_x86_64,
// dwarf_k6_x86_64,
// dwarf_k7_x86_64,
};
//---------------------------------------------------------------------------
// Generic floating-point registers
//---------------------------------------------------------------------------
struct MMSReg {
uint8_t bytes[10];
uint8_t pad[6];
};
struct XMMReg {
uint8_t bytes[16]; // 128-bits for each XMM register
};
// i387_fxsave_struct
struct FXSAVE {
uint16_t fctrl; // FPU Control Word (fcw)
uint16_t fstat; // FPU Status Word (fsw)
uint16_t ftag; // FPU Tag Word (ftw)
uint16_t fop; // Last Instruction Opcode (fop)
union {
struct {
uint64_t fip; // Instruction Pointer
uint64_t fdp; // Data Pointer
} x86_64;
struct {
uint32_t fioff; // FPU IP Offset (fip)
uint32_t fiseg; // FPU IP Selector (fcs)
uint32_t fooff; // FPU Operand Pointer Offset (foo)
uint32_t foseg; // FPU Operand Pointer Selector (fos)
} i386_; // Added _ in the end to avoid error with gcc defining i386 in some
// cases
} ptr;
uint32_t mxcsr; // MXCSR Register State
uint32_t mxcsrmask; // MXCSR Mask
MMSReg stmm[8]; // 8*16 bytes for each FP-reg = 128 bytes
XMMReg xmm[16]; // 16*16 bytes for each XMM-reg = 256 bytes
uint8_t padding1[48];
uint64_t xcr0;
uint8_t padding2[40];
};
//---------------------------------------------------------------------------
// Extended floating-point registers
//---------------------------------------------------------------------------
struct YMMHReg {
uint8_t bytes[16]; // 16 * 8 bits for the high bytes of each YMM register
};
struct YMMReg {
uint8_t bytes[32]; // 16 * 16 bits for each YMM register
};
struct YMM {
YMMReg ymm[16]; // assembled from ymmh and xmm registers
};
struct MPXReg {
uint8_t bytes[16]; // MPX 128 bit bound registers
};
struct MPXCsr {
uint8_t bytes[8]; // MPX 64 bit bndcfgu and bndstatus registers (collectively
// BNDCSR state)
};
struct MPX {
MPXReg mpxr[4];
MPXCsr mpxc[2];
};
LLVM_PACKED_START
struct XSAVE_HDR {
enum class XFeature : uint64_t {
FP = 1,
SSE = FP << 1,
YMM = SSE << 1,
BNDREGS = YMM << 1,
BNDCSR = BNDREGS << 1,
OPMASK = BNDCSR << 1,
ZMM_Hi256 = OPMASK << 1,
Hi16_ZMM = ZMM_Hi256 << 1,
PT = Hi16_ZMM << 1,
PKRU = PT << 1,
LLVM_MARK_AS_BITMASK_ENUM(/*LargestValue*/ PKRU)
};
XFeature xstate_bv; // OS enabled xstate mask to determine the extended states
// supported by the processor
XFeature xcomp_bv; // Mask to indicate the format of the XSAVE area and of
// the XRSTOR instruction
uint64_t reserved1[1];
uint64_t reserved2[5];
};
static_assert(sizeof(XSAVE_HDR) == 64, "XSAVE_HDR layout incorrect");
LLVM_PACKED_END
// x86 extensions to FXSAVE (i.e. for AVX and MPX processors)
LLVM_PACKED_START
struct LLVM_ALIGNAS(64) XSAVE {
FXSAVE i387; // floating point registers typical in i387_fxsave_struct
XSAVE_HDR header; // The xsave_hdr_struct can be used to determine if the
// following extensions are usable
YMMHReg ymmh[16]; // High 16 bytes of each of 16 YMM registers (the low bytes
// are in FXSAVE.xmm for compatibility with SSE)
uint64_t reserved3[16];
MPXReg mpxr[4]; // MPX BNDREG state, containing 128-bit bound registers
MPXCsr mpxc[2]; // MPX BNDCSR state, containing 64-bit BNDCFGU and
// BNDSTATUS registers
};
LLVM_PACKED_END
// Floating-point registers
union FPR {
FXSAVE fxsave; // Generic floating-point registers.
XSAVE xsave; // x86 extended processor state.
};
LLVM_ENABLE_BITMASK_ENUMS_IN_NAMESPACE();
} // namespace lldb_private
#endif
|