File: mul1.ll

package info (click to toggle)
llvm-toolchain-6.0 1%3A6.0.1-10
  • links: PTS, VCS
  • area: main
  • in suites: buster
  • size: 598,080 kB
  • sloc: cpp: 3,046,253; ansic: 595,057; asm: 271,965; python: 128,926; objc: 106,554; sh: 21,906; lisp: 10,191; pascal: 6,094; ml: 5,544; perl: 5,265; makefile: 2,227; cs: 2,027; xml: 686; php: 212; csh: 117
file content (16 lines) | stat: -rw-r--r-- 539 bytes parent folder | download | duplicates (32)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
; RUN: llc < %s -march=mipsel -mcpu=mips32 -O0 -relocation-model=pic
; RUN: llc < %s -march=mipsel -mcpu=mips32r2 -O0 -relocation-model=pic

; The test is just to make sure it is able to allocate
; registers for this example. There was an issue with allocating AC0
; after a mul instruction.

declare { i32, i1 } @llvm.smul.with.overflow.i32(i32, i32)

define i32 @foo(i32 %a, i32 %b)  {
entry:
  %0 = mul i32 %a, %b
  %1 = call { i32, i1 } @llvm.smul.with.overflow.i32(i32 %0, i32 %b)
  %2 = extractvalue { i32, i1 } %1, 0
  ret i32 %2
}