File: vec-and-03.ll

package info (click to toggle)
llvm-toolchain-9 1%3A9.0.1-16.1
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 882,388 kB
  • sloc: cpp: 4,167,636; ansic: 714,256; asm: 457,610; python: 155,927; objc: 65,094; sh: 42,856; lisp: 26,908; perl: 7,786; pascal: 7,722; makefile: 6,881; ml: 5,581; awk: 3,648; cs: 2,027; xml: 888; javascript: 381; ruby: 156
file content (113 lines) | stat: -rw-r--r-- 3,017 bytes parent folder | download | duplicates (33)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
; Test vector zero extensions, which need to be implemented as ANDs.
;
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s

; Test a v16i1->v16i8 extension.
define <16 x i8> @f1(<16 x i8> %val) {
; CHECK-LABEL: f1:
; CHECK: vrepib [[REG:%v[0-9]+]], 1
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <16 x i8> %val to <16 x i1>
  %ret = zext <16 x i1> %trunc to <16 x i8>
  ret <16 x i8> %ret
}

; Test a v8i1->v8i16 extension.
define <8 x i16> @f2(<8 x i16> %val) {
; CHECK-LABEL: f2:
; CHECK: vrepih [[REG:%v[0-9]+]], 1
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <8 x i16> %val to <8 x i1>
  %ret = zext <8 x i1> %trunc to <8 x i16>
  ret <8 x i16> %ret
}

; Test a v8i8->v8i16 extension.
define <8 x i16> @f3(<8 x i16> %val) {
; CHECK-LABEL: f3:
; CHECK: vgbm [[REG:%v[0-9]+]], 21845
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <8 x i16> %val to <8 x i8>
  %ret = zext <8 x i8> %trunc to <8 x i16>
  ret <8 x i16> %ret
}

; Test a v4i1->v4i32 extension.
define <4 x i32> @f4(<4 x i32> %val) {
; CHECK-LABEL: f4:
; CHECK: vrepif [[REG:%v[0-9]+]], 1
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <4 x i32> %val to <4 x i1>
  %ret = zext <4 x i1> %trunc to <4 x i32>
  ret <4 x i32> %ret
}

; Test a v4i8->v4i32 extension.
define <4 x i32> @f5(<4 x i32> %val) {
; CHECK-LABEL: f5:
; CHECK: vgbm [[REG:%v[0-9]+]], 4369
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <4 x i32> %val to <4 x i8>
  %ret = zext <4 x i8> %trunc to <4 x i32>
  ret <4 x i32> %ret
}

; Test a v4i16->v4i32 extension.
define <4 x i32> @f6(<4 x i32> %val) {
; CHECK-LABEL: f6:
; CHECK: vgbm [[REG:%v[0-9]+]], 13107
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <4 x i32> %val to <4 x i16>
  %ret = zext <4 x i16> %trunc to <4 x i32>
  ret <4 x i32> %ret
}

; Test a v2i1->v2i64 extension.
define <2 x i64> @f7(<2 x i64> %val) {
; CHECK-LABEL: f7:
; CHECK: vrepig [[REG:%v[0-9]+]], 1
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <2 x i64> %val to <2 x i1>
  %ret = zext <2 x i1> %trunc to <2 x i64>
  ret <2 x i64> %ret
}

; Test a v2i8->v2i64 extension.
define <2 x i64> @f8(<2 x i64> %val) {
; CHECK-LABEL: f8:
; CHECK: vgbm [[REG:%v[0-9]+]], 257
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <2 x i64> %val to <2 x i8>
  %ret = zext <2 x i8> %trunc to <2 x i64>
  ret <2 x i64> %ret
}

; Test a v2i16->v2i64 extension.
define <2 x i64> @f9(<2 x i64> %val) {
; CHECK-LABEL: f9:
; CHECK: vgbm [[REG:%v[0-9]+]], 771
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <2 x i64> %val to <2 x i16>
  %ret = zext <2 x i16> %trunc to <2 x i64>
  ret <2 x i64> %ret
}

; Test a v2i32->v2i64 extension.
define <2 x i64> @f10(<2 x i64> %val) {
; CHECK-LABEL: f10:
; CHECK: vgbm [[REG:%v[0-9]+]], 3855
; CHECK: vn %v24, %v24, [[REG]]
; CHECK: br %r14
  %trunc = trunc <2 x i64> %val to <2 x i32>
  %ret = zext <2 x i32> %trunc to <2 x i64>
  ret <2 x i64> %ret
}