1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
|
from rpython.jit.backend.llsupport.regalloc import (RegisterManager, FrameManager,
TempVar, compute_vars_longevity,
BaseRegalloc)
from rpython.jit.backend.llsupport.descr import CallDescr
from rpython.jit.backend.ppc.arch import (WORD, MY_COPY_OF_REGS, IS_PPC_32)
from rpython.jit.codewriter import longlong
from rpython.jit.backend.ppc.jump import (remap_frame_layout,
remap_frame_layout_mixed)
from rpython.jit.backend.ppc.locations import imm, get_fp_offset
from rpython.jit.backend.ppc.helper.regalloc import _check_imm_arg, check_imm_box
from rpython.jit.backend.ppc.helper import regalloc as helper
from rpython.jit.metainterp.history import (Const, ConstInt, ConstFloat, ConstPtr,
INT, REF, FLOAT, VOID, VECTOR,
AbstractFailDescr)
from rpython.jit.metainterp.history import JitCellToken, TargetToken
from rpython.jit.metainterp.resoperation import rop
from rpython.jit.backend.ppc import locations
from rpython.rtyper.lltypesystem import rffi, lltype, rstr, llmemory
from rpython.rtyper.lltypesystem.lloperation import llop
from rpython.rtyper.annlowlevel import cast_instance_to_gcref
from rpython.jit.backend.llsupport import symbolic
from rpython.jit.backend.llsupport.descr import unpack_arraydescr
import rpython.jit.backend.ppc.register as r
import rpython.jit.backend.ppc.condition as c
from rpython.jit.backend.llsupport.gcmap import allocate_gcmap
from rpython.rlib.objectmodel import we_are_translated
from rpython.rlib.debug import debug_print
from rpython.jit.codewriter.effectinfo import EffectInfo
from rpython.rlib import rgc
from rpython.rlib.rarithmetic import r_uint
from rpython.jit.backend.ppc.vector_ext import VectorRegalloc
LIMIT_LOOP_BREAK = 15000 # should be much smaller than 32 KB
class TempInt(TempVar):
type = INT
def __repr__(self):
return "<TempInt at %s>" % (id(self),)
class TempPtr(TempVar):
type = REF
def __repr__(self):
return "<TempPtr at %s>" % (id(self),)
class TempFloat(TempVar):
type = FLOAT
def __repr__(self):
return "<TempFloat at %s>" % (id(self),)
class TempVector(TempVar):
type = VECTOR
def __repr__(self):
return "<TempVector at %s>" % (id(self),)
class FPRegisterManager(RegisterManager):
all_regs = r.MANAGED_FP_REGS
box_types = [FLOAT]
save_around_call_regs = r.VOLATILES_FLOAT
assert set(save_around_call_regs).issubset(all_regs)
def convert_to_adr(self, c):
assert isinstance(c, ConstFloat)
adr = self.assembler.datablockwrapper.malloc_aligned(8, 8)
x = c.getfloatstorage()
rffi.cast(rffi.CArrayPtr(longlong.FLOATSTORAGE), adr)[0] = x
return adr
def convert_to_imm(self, c):
adr = self.convert_to_adr(c)
return locations.ConstFloatLoc(adr)
def __init__(self, longevity, frame_manager=None, assembler=None):
RegisterManager.__init__(self, longevity, frame_manager, assembler)
def call_result_location(self, v):
return r.f1
def ensure_reg(self, box):
if isinstance(box, Const):
loc = self.get_scratch_reg()
immadrvalue = self.convert_to_adr(box)
mc = self.assembler.mc
mc.load_imm(r.SCRATCH, immadrvalue)
mc.lfdx(loc.value, 0, r.SCRATCH.value)
else:
assert box in self.temp_boxes
loc = self.make_sure_var_in_reg(box,
forbidden_vars=self.temp_boxes)
return loc
def get_scratch_reg(self):
box = TempFloat()
reg = self.force_allocate_reg(box, forbidden_vars=self.temp_boxes)
self.temp_boxes.append(box)
return reg
class PPCRegisterManager(RegisterManager):
all_regs = r.MANAGED_REGS
box_types = None # or a list of acceptable types
no_lower_byte_regs = all_regs
save_around_call_regs = r.VOLATILES
frame_reg = r.SPP
assert set(save_around_call_regs).issubset(all_regs)
def __init__(self, longevity, frame_manager=None, assembler=None):
RegisterManager.__init__(self, longevity, frame_manager, assembler)
def call_result_location(self, v):
return r.r3
def convert_to_int(self, c):
if isinstance(c, ConstInt):
return rffi.cast(lltype.Signed, c.value)
else:
assert isinstance(c, ConstPtr)
return rffi.cast(lltype.Signed, c.value)
def convert_to_imm(self, c):
val = self.convert_to_int(c)
return locations.ImmLocation(val)
def ensure_reg(self, box):
if isinstance(box, Const):
loc = self.get_scratch_reg()
immvalue = self.convert_to_int(box)
self.assembler.mc.load_imm(loc, immvalue)
else:
assert box in self.temp_boxes
loc = self.make_sure_var_in_reg(box,
forbidden_vars=self.temp_boxes)
return loc
def get_scratch_reg(self):
box = TempVar()
reg = self.force_allocate_reg(box, forbidden_vars=self.temp_boxes)
self.temp_boxes.append(box)
return reg
class VectorRegisterManager(RegisterManager):
all_regs = r.MANAGED_FLOAT_VECTOR_REGS
box_types = [FLOAT, INT]
save_around_call_regs = [] # ??? lookup the ABI
assert set(save_around_call_regs).issubset(all_regs)
def __init__(self, longevity, frame_manager=None, assembler=None):
RegisterManager.__init__(self, longevity, frame_manager, assembler)
def ensure_reg(self, box):
raise NotImplementedError
def get_scratch_reg(self, type=INT):
if type == FLOAT:
box = TempFloat()
else:
box = TempInt()
reg = self.force_allocate_reg(box, forbidden_vars=self.temp_boxes)
self.temp_boxes.append(box)
return reg
class PPCFrameManager(FrameManager):
def __init__(self, base_ofs):
FrameManager.__init__(self)
self.used = []
self.base_ofs = base_ofs
def frame_pos(self, loc, box_type):
#return locations.StackLocation(loc, get_fp_offset(self.base_ofs, loc), box_type)
return locations.StackLocation(loc, get_fp_offset(self.base_ofs, loc), box_type)
@staticmethod
def frame_size(type):
return 1
@staticmethod
def get_loc_index(loc):
assert isinstance(loc, locations.StackLocation)
return loc.position
class Regalloc(BaseRegalloc, VectorRegalloc):
def __init__(self, assembler=None):
self.cpu = assembler.cpu
#self.frame_manager = PPCFrameManager(self.cpu.get_baseofs_of_frame_field())
self.assembler = assembler
self.jump_target_descr = None
self.final_jump_op = None
def _prepare(self, inputargs, operations, allgcrefs):
cpu = self.assembler.cpu
self.fm = PPCFrameManager(cpu.get_baseofs_of_frame_field())
operations = cpu.gc_ll_descr.rewrite_assembler(cpu, operations,
allgcrefs)
# compute longevity of variables
longevity, last_real_usage = compute_vars_longevity(
inputargs, operations)
self.longevity = longevity
self.last_real_usage = last_real_usage
self.rm = PPCRegisterManager(self.longevity,
frame_manager = self.fm,
assembler = self.assembler)
self.fprm = FPRegisterManager(self.longevity, frame_manager = self.fm,
assembler = self.assembler)
self.vrm = VectorRegisterManager(self.longevity, frame_manager = self.fm,
assembler = self.assembler)
return operations
def prepare_loop(self, inputargs, operations, looptoken, allgcrefs):
operations = self._prepare(inputargs, operations, allgcrefs)
self._set_initial_bindings(inputargs, looptoken)
# note: we need to make a copy of inputargs because possibly_free_vars
# is also used on op args, which is a non-resizable list
self.possibly_free_vars(list(inputargs))
self.min_bytes_before_label = 4 # for redirect_call_assembler()
return operations
def prepare_bridge(self, inputargs, arglocs, operations, allgcrefs,
frame_info):
operations = self._prepare(inputargs, operations, allgcrefs)
self._update_bindings(arglocs, inputargs)
self.min_bytes_before_label = 0
return operations
def ensure_next_label_is_at_least_at_position(self, at_least_position):
self.min_bytes_before_label = max(self.min_bytes_before_label,
at_least_position)
def _update_bindings(self, locs, inputargs):
# XXX this should probably go to llsupport/regalloc.py
used = {}
i = 0
for loc in locs:
if loc is None: # xxx bit kludgy
loc = r.SPP
arg = inputargs[i]
i += 1
if loc.is_reg():
if loc is r.SPP:
self.rm.bindings_to_frame_reg[arg] = None
else:
self.rm.reg_bindings[arg] = loc
used[loc] = None
elif loc.is_fp_reg():
self.fprm.reg_bindings[arg] = loc
used[loc] = None
else:
assert loc.is_stack()
self.fm.bind(arg, loc)
self.rm.free_regs = []
for reg in self.rm.all_regs:
if reg not in used:
self.rm.free_regs.append(reg)
self.fprm.free_regs = []
for reg in self.fprm.all_regs:
if reg not in used:
self.fprm.free_regs.append(reg)
self.possibly_free_vars(list(inputargs))
self.fm.finish_binding()
self.rm._check_invariants()
self.fprm._check_invariants()
def get_final_frame_depth(self):
return self.fm.get_frame_depth()
def possibly_free_var(self, var):
if var is not None:
if var.is_vector():
if var.type != VOID:
self.vrm.possibly_free_var(var)
elif var.type == FLOAT:
self.fprm.possibly_free_var(var)
else:
self.rm.possibly_free_var(var)
def possibly_free_vars(self, vars):
for var in vars:
self.possibly_free_var(var)
def possibly_free_vars_for_op(self, op):
for i in range(op.numargs()):
var = op.getarg(i)
self.possibly_free_var(var)
def force_allocate_reg(self, var):
if var.type == FLOAT:
forbidden_vars = self.fprm.temp_boxes
return self.fprm.force_allocate_reg(var, forbidden_vars)
else:
forbidden_vars = self.rm.temp_boxes
return self.rm.force_allocate_reg(var, forbidden_vars)
def force_allocate_reg_or_cc(self, var):
assert var.type == INT
if self.next_op_can_accept_cc(self.operations, self.rm.position):
# hack: return the SPP location to mean "lives in CC". This
# SPP will not actually be used, and the location will be freed
# after the next op as usual.
self.rm.force_allocate_frame_reg(var)
return r.SPP
else:
# else, return a regular register (not SPP).
return self.force_allocate_reg(var)
def walk_operations(self, inputargs, operations):
from rpython.jit.backend.ppc.ppc_assembler import (
operations as asm_operations)
i = 0
self.limit_loop_break = (self.assembler.mc.get_relative_pos() +
LIMIT_LOOP_BREAK)
self.operations = operations
while i < len(operations):
op = operations[i]
self.assembler.mc.mark_op(op)
self.rm.position = i
self.fprm.position = i
self.vrm.position = i
opnum = op.opnum
if rop.has_no_side_effect(opnum) and op not in self.longevity:
i += 1
self.possibly_free_vars_for_op(op)
continue
#
for j in range(op.numargs()):
box = op.getarg(j)
if box.is_vector():
if box.type != VOID:
self.vrm.temp_boxes.append(box)
elif box.type != FLOAT:
self.rm.temp_boxes.append(box)
else:
self.fprm.temp_boxes.append(box)
#
if not we_are_translated() and opnum == rop.FORCE_SPILL:
self._consider_force_spill(op)
else:
arglocs = oplist[opnum](self, op)
asm_operations[opnum](self.assembler, op, arglocs, self)
self.free_op_vars()
self.possibly_free_var(op)
self.rm._check_invariants()
self.fprm._check_invariants()
self.vrm._check_invariants()
if self.assembler.mc.get_relative_pos() > self.limit_loop_break:
self.assembler.break_long_loop(self)
self.limit_loop_break = (self.assembler.mc.get_relative_pos() +
LIMIT_LOOP_BREAK)
i += 1
assert not self.rm.reg_bindings
assert not self.fprm.reg_bindings
if not we_are_translated():
self.assembler.mc.trap()
self.flush_loop()
self.assembler.mc.mark_op(None) # end of the loop
self.operations = None
for arg in inputargs:
self.possibly_free_var(arg)
def flush_loop(self):
# Emit a nop in the rare case where we have a guard_not_invalidated
# immediately before a label
mc = self.assembler.mc
while self.min_bytes_before_label > mc.get_relative_pos():
mc.nop()
def get_gcmap(self, forbidden_regs=[], noregs=False):
frame_depth = self.fm.get_frame_depth()
gcmap = allocate_gcmap(self.assembler, frame_depth,
r.JITFRAME_FIXED_SIZE)
for box, loc in self.rm.reg_bindings.iteritems():
if loc in forbidden_regs:
continue
if box.type == REF and self.rm.is_still_alive(box):
assert not noregs
assert loc.is_reg()
val = self.assembler.cpu.all_reg_indexes[loc.value]
gcmap[val // WORD // 8] |= r_uint(1) << (val % (WORD * 8))
for box, loc in self.fm.bindings.iteritems():
if box.type == REF and self.rm.is_still_alive(box):
assert isinstance(loc, locations.StackLocation)
val = loc.get_position() + r.JITFRAME_FIXED_SIZE
gcmap[val // WORD // 8] |= r_uint(1) << (val % (WORD * 8))
return gcmap
def loc(self, var):
if var.is_vector():
return self.vrm.loc(var)
else:
if var.type == FLOAT:
return self.fprm.loc(var)
else:
return self.rm.loc(var)
def next_instruction(self):
self.rm.next_instruction()
self.fprm.next_instruction()
def force_spill_var(self, var):
if var.type == FLOAT:
self.fprm.force_spill_var(var)
else:
self.rm.force_spill_var(var)
def _consider_force_spill(self, op):
# This operation is used only for testing
self.force_spill_var(op.getarg(0))
def before_call(self, save_all_regs=False):
self.rm.before_call(save_all_regs)
self.fprm.before_call(save_all_regs)
def after_call(self, v):
if v.type == FLOAT:
return self.fprm.after_call(v)
else:
return self.rm.after_call(v)
def call_result_location(self, v):
if v.type == FLOAT:
return self.fprm.call_result_location(v)
else:
return self.rm.call_result_location(v)
def ensure_reg(self, box):
if box.type == FLOAT:
return self.fprm.ensure_reg(box)
else:
return self.rm.ensure_reg(box)
def ensure_reg_or_16bit_imm(self, box):
if box.type == FLOAT:
return self.fprm.ensure_reg(box)
else:
if check_imm_box(box):
return imm(box.getint())
return self.rm.ensure_reg(box)
def ensure_reg_or_any_imm(self, box):
if box.type == FLOAT:
return self.fprm.ensure_reg(box)
else:
if isinstance(box, Const):
return imm(box.getint())
return self.rm.ensure_reg(box)
def get_scratch_reg(self, type):
if type == FLOAT:
return self.fprm.get_scratch_reg()
else:
return self.rm.get_scratch_reg()
def free_op_vars(self):
# free the boxes in the 'temp_boxes' lists, which contain both
# temporary boxes and all the current operation's arguments
self.rm.free_temp_vars()
self.fprm.free_temp_vars()
self.vrm.free_temp_vars()
# ******************************************************
# * P R E P A R E O P E R A T I O N S *
# ******************************************************
def void(self, op):
return []
prepare_int_add = helper.prepare_int_add_or_mul
prepare_int_sub = helper.prepare_int_sub
prepare_int_mul = helper.prepare_int_add_or_mul
prepare_nursery_ptr_increment = prepare_int_add
prepare_int_and = helper.prepare_binary_op
prepare_int_or = helper.prepare_binary_op
prepare_int_xor = helper.prepare_binary_op
prepare_int_lshift = helper.prepare_binary_op
prepare_int_rshift = helper.prepare_binary_op
prepare_uint_rshift = helper.prepare_binary_op
prepare_uint_mul_high = helper.prepare_binary_op
prepare_int_add_ovf = helper.prepare_binary_op
prepare_int_sub_ovf = helper.prepare_binary_op
prepare_int_mul_ovf = helper.prepare_binary_op
prepare_int_neg = helper.prepare_unary_op
prepare_int_invert = helper.prepare_unary_op
prepare_int_signext = helper.prepare_unary_op
prepare_int_le = helper.prepare_cmp_op
prepare_int_lt = helper.prepare_cmp_op
prepare_int_ge = helper.prepare_cmp_op
prepare_int_gt = helper.prepare_cmp_op
prepare_int_eq = helper.prepare_cmp_op
prepare_int_ne = helper.prepare_cmp_op
prepare_ptr_eq = prepare_int_eq
prepare_ptr_ne = prepare_int_ne
prepare_instance_ptr_eq = prepare_ptr_eq
prepare_instance_ptr_ne = prepare_ptr_ne
prepare_uint_lt = helper.prepare_cmp_op_unsigned
prepare_uint_le = helper.prepare_cmp_op_unsigned
prepare_uint_gt = helper.prepare_cmp_op_unsigned
prepare_uint_ge = helper.prepare_cmp_op_unsigned
prepare_int_is_true = helper.prepare_unary_cmp
prepare_int_is_zero = helper.prepare_unary_cmp
prepare_float_add = helper.prepare_binary_op
prepare_float_sub = helper.prepare_binary_op
prepare_float_mul = helper.prepare_binary_op
prepare_float_truediv = helper.prepare_binary_op
prepare_float_lt = helper.prepare_float_cmp
prepare_float_le = helper.prepare_float_cmp
prepare_float_eq = helper.prepare_float_cmp
prepare_float_ne = helper.prepare_float_cmp
prepare_float_gt = helper.prepare_float_cmp
prepare_float_ge = helper.prepare_float_cmp
prepare_float_neg = helper.prepare_unary_op
prepare_float_abs = helper.prepare_unary_op
prepare_int_force_ge_zero = helper.prepare_unary_op
def _prepare_math_sqrt(self, op):
loc = self.ensure_reg(op.getarg(1))
self.free_op_vars()
res = self.fprm.force_allocate_reg(op)
return [loc, res]
def _prepare_threadlocalref_get(self, op):
if self.cpu.translate_support_code:
res = self.force_allocate_reg(op)
return [res]
else:
return self._prepare_call(op)
def prepare_cast_float_to_int(self, op):
loc1 = self.ensure_reg(op.getarg(0))
self.free_op_vars()
temp_loc = self.get_scratch_reg(FLOAT)
res = self.rm.force_allocate_reg(op)
return [loc1, temp_loc, res]
def prepare_cast_int_to_float(self, op):
loc1 = self.ensure_reg(op.getarg(0))
res = self.fprm.force_allocate_reg(op)
return [loc1, res]
def prepare_convert_float_bytes_to_longlong(self, op):
loc1 = self.ensure_reg(op.getarg(0))
res = self.rm.force_allocate_reg(op)
return [loc1, res]
def prepare_convert_longlong_bytes_to_float(self, op):
loc1 = self.ensure_reg(op.getarg(0))
res = self.fprm.force_allocate_reg(op)
return [loc1, res]
def prepare_finish(self, op):
if op.numargs() > 0:
loc = self.ensure_reg(op.getarg(0))
locs = [loc]
else:
locs = []
return locs
def prepare_load_from_gc_table(self, op):
res = self.rm.force_allocate_reg(op)
return [res]
def prepare_check_memory_error(self, op):
loc = self.ensure_reg(op.getarg(0))
return [loc]
def _prepare_guard(self, op, args=None):
if args is None:
args = []
args.append(imm(self.fm.get_frame_depth()))
for arg in op.getfailargs():
if arg:
args.append(self.loc(arg))
else:
args.append(None)
self.possibly_free_vars(op.getfailargs())
#
# generate_quick_failure() produces up to 14 instructions per guard
self.limit_loop_break -= 14 * 4
# specifically for vecopt
descr = op.getdescr()
if not descr:
return args
assert isinstance(descr, AbstractFailDescr)
if descr.rd_vector_info:
accuminfo = descr.rd_vector_info
while accuminfo:
i = accuminfo.getpos_in_failargs()+1
accuminfo.location = args[i]
loc = self.loc(accuminfo.getoriginal())
args[i] = loc
accuminfo = accuminfo.next()
return args
def load_condition_into_cc(self, box):
if self.assembler.guard_success_cc == c.cond_none:
loc = self.ensure_reg(box)
mc = self.assembler.mc
mc.cmp_op(0, loc.value, 0, imm=True)
self.assembler.guard_success_cc = c.NE
def _prepare_guard_cc(self, op):
self.load_condition_into_cc(op.getarg(0))
return self._prepare_guard(op)
prepare_guard_true = _prepare_guard_cc
prepare_guard_false = _prepare_guard_cc
prepare_guard_nonnull = _prepare_guard_cc
prepare_guard_isnull = _prepare_guard_cc
def prepare_guard_not_invalidated(self, op):
pos = self.assembler.mc.get_relative_pos()
self.ensure_next_label_is_at_least_at_position(pos + 4)
locs = self._prepare_guard(op)
return locs
def prepare_guard_exception(self, op):
loc = self.ensure_reg(op.getarg(0))
if op in self.longevity:
resloc = self.force_allocate_reg(op)
else:
resloc = None
arglocs = self._prepare_guard(op, [loc, resloc])
return arglocs
def prepare_save_exception(self, op):
res = self.rm.force_allocate_reg(op)
return [res]
prepare_save_exc_class = prepare_save_exception
def prepare_restore_exception(self, op):
loc0 = self.ensure_reg(op.getarg(0))
loc1 = self.ensure_reg(op.getarg(1))
return [loc0, loc1]
def prepare_guard_no_exception(self, op):
arglocs = self._prepare_guard(op)
return arglocs
prepare_guard_no_overflow = prepare_guard_no_exception
prepare_guard_overflow = prepare_guard_no_exception
prepare_guard_not_forced = prepare_guard_no_exception
def prepare_guard_value(self, op):
l0 = self.ensure_reg(op.getarg(0))
l1 = self.ensure_reg_or_16bit_imm(op.getarg(1))
op.getdescr().make_a_counter_per_value(op,
self.cpu.all_reg_indexes[l0.value])
arglocs = self._prepare_guard(op, [l0, l1])
return arglocs
def prepare_guard_class(self, op):
x = self.ensure_reg(op.getarg(0))
y_val = force_int(op.getarg(1).getint())
arglocs = self._prepare_guard(op, [x, imm(y_val)])
return arglocs
prepare_guard_nonnull_class = prepare_guard_class
prepare_guard_gc_type = prepare_guard_class
prepare_guard_subclass = prepare_guard_class
def prepare_guard_is_object(self, op):
loc_object = self.ensure_reg(op.getarg(0))
arglocs = self._prepare_guard(op, [loc_object])
return arglocs
def compute_hint_frame_locations(self, operations):
# optimization only: fill in the 'hint_frame_locations' dictionary
# of rm and xrm based on the JUMP at the end of the loop, by looking
# at where we would like the boxes to be after the jump.
op = operations[-1]
if op.getopnum() != rop.JUMP:
return
self.final_jump_op = op
descr = op.getdescr()
assert isinstance(descr, TargetToken)
if descr._ll_loop_code != 0:
# if the target LABEL was already compiled, i.e. if it belongs
# to some already-compiled piece of code
self._compute_hint_frame_locations_from_descr(descr)
#else:
# The loop ends in a JUMP going back to a LABEL in the same loop.
# We cannot fill 'hint_frame_locations' immediately, but we can
# wait until the corresponding prepare_op_label() to know where the
# we would like the boxes to be after the jump.
def _compute_hint_frame_locations_from_descr(self, descr):
arglocs = self.assembler.target_arglocs(descr)
jump_op = self.final_jump_op
assert len(arglocs) == jump_op.numargs()
for i in range(jump_op.numargs()):
box = jump_op.getarg(i)
if not isinstance(box, Const):
loc = arglocs[i]
if loc is not None and loc.is_stack():
self.fm.hint_frame_pos[box] = self.fm.get_loc_index(loc)
def prepare_jump(self, op):
descr = op.getdescr()
assert isinstance(descr, TargetToken)
self.jump_target_descr = descr
arglocs = self.assembler.target_arglocs(descr)
# get temporary locs
tmploc = r.SCRATCH
fptmploc = r.f0
# Part about non-floats
src_locations1 = []
dst_locations1 = []
src_locations2 = []
dst_locations2 = []
# Build the four lists
for i in range(op.numargs()):
box = op.getarg(i)
src_loc = self.loc(box)
dst_loc = arglocs[i]
if box.type != FLOAT:
src_locations1.append(src_loc)
dst_locations1.append(dst_loc)
else:
src_locations2.append(src_loc)
dst_locations2.append(dst_loc)
remap_frame_layout_mixed(self.assembler,
src_locations1, dst_locations1, tmploc,
src_locations2, dst_locations2, fptmploc)
return []
def prepare_gc_store(self, op):
base_loc = self.ensure_reg(op.getarg(0))
ofs_loc = self.ensure_reg_or_16bit_imm(op.getarg(1))
value_loc = self.ensure_reg(op.getarg(2))
size_loc = self.ensure_reg_or_any_imm(op.getarg(3))
return [value_loc, base_loc, ofs_loc, size_loc]
def _prepare_gc_load(self, op):
base_loc = self.ensure_reg(op.getarg(0))
ofs_loc = self.ensure_reg_or_16bit_imm(op.getarg(1))
self.free_op_vars()
res_loc = self.force_allocate_reg(op)
size_box = op.getarg(2)
assert isinstance(size_box, ConstInt)
nsize = size_box.value # negative for "signed"
size_loc = imm(abs(nsize))
if nsize < 0:
sign = 1
else:
sign = 0
return [base_loc, ofs_loc, res_loc, size_loc, imm(sign)]
prepare_gc_load_i = _prepare_gc_load
prepare_gc_load_r = _prepare_gc_load
prepare_gc_load_f = _prepare_gc_load
def prepare_gc_store_indexed(self, op):
base_loc = self.ensure_reg(op.getarg(0))
index_loc = self.ensure_reg_or_any_imm(op.getarg(1))
value_loc = self.ensure_reg(op.getarg(2))
assert op.getarg(3).getint() == 1 # scale
ofs_loc = self.ensure_reg_or_16bit_imm(op.getarg(4))
assert ofs_loc.is_imm() # the arg(4) should always be a small constant
size_loc = self.ensure_reg_or_any_imm(op.getarg(5))
return [base_loc, index_loc, value_loc, ofs_loc, size_loc]
def _prepare_gc_load_indexed(self, op):
base_loc = self.ensure_reg(op.getarg(0))
index_loc = self.ensure_reg_or_any_imm(op.getarg(1))
assert op.getarg(2).getint() == 1 # scale
ofs_loc = self.ensure_reg_or_16bit_imm(op.getarg(3))
assert ofs_loc.is_imm() # the arg(3) should always be a small constant
self.free_op_vars()
res_loc = self.force_allocate_reg(op)
size_box = op.getarg(4)
assert isinstance(size_box, ConstInt)
nsize = size_box.value # negative for "signed"
size_loc = imm(abs(nsize))
if nsize < 0:
sign = 1
else:
sign = 0
return [base_loc, index_loc, res_loc, ofs_loc, size_loc, imm(sign)]
prepare_gc_load_indexed_i = _prepare_gc_load_indexed
prepare_gc_load_indexed_r = _prepare_gc_load_indexed
prepare_gc_load_indexed_f = _prepare_gc_load_indexed
def prepare_increment_debug_counter(self, op):
base_loc = self.ensure_reg(op.getarg(0))
temp_loc = r.SCRATCH2
return [base_loc, temp_loc]
def prepare_copystrcontent(self, op):
src_ptr_loc = self.ensure_reg(op.getarg(0))
dst_ptr_loc = self.ensure_reg(op.getarg(1))
src_ofs_loc = self.ensure_reg_or_any_imm(op.getarg(2))
dst_ofs_loc = self.ensure_reg_or_any_imm(op.getarg(3))
length_loc = self.ensure_reg_or_any_imm(op.getarg(4))
self._spill_before_call(gc_level=0)
return [src_ptr_loc, dst_ptr_loc,
src_ofs_loc, dst_ofs_loc, length_loc]
prepare_copyunicodecontent = prepare_copystrcontent
prepare_same_as_i = helper.prepare_unary_op
prepare_same_as_r = helper.prepare_unary_op
prepare_same_as_f = helper.prepare_unary_op
prepare_cast_ptr_to_int = helper.prepare_unary_op
prepare_cast_int_to_ptr = helper.prepare_unary_op
def get_oopspecindex(self, op):
descr = op.getdescr()
assert descr is not None
effectinfo = descr.get_extra_info()
if effectinfo is not None:
return effectinfo.oopspecindex
return EffectInfo.OS_NONE
def _prepare_call(self, op):
oopspecindex = self.get_oopspecindex(op)
if oopspecindex == EffectInfo.OS_MATH_SQRT:
return self._prepare_math_sqrt(op)
if oopspecindex == EffectInfo.OS_THREADLOCALREF_GET:
return self._prepare_threadlocalref_get(op)
return self._prepare_call(op)
prepare_call_i = _prepare_call
prepare_call_r = _prepare_call
prepare_call_f = _prepare_call
prepare_call_n = _prepare_call
def _spill_before_call(self, gc_level):
# spill variables that need to be saved around calls:
# gc_level == 0: callee cannot invoke the GC
# gc_level == 1: can invoke GC, save all regs that contain pointers
# gc_level == 2: can force, save all regs
save_all_regs = gc_level == 2
self.fprm.before_call(save_all_regs=save_all_regs)
if gc_level == 1 and self.cpu.gc_ll_descr.gcrootmap:
save_all_regs = 2
self.rm.before_call(save_all_regs=save_all_regs)
def _prepare_call(self, op, save_all_regs=False):
args = []
args.append(None)
for i in range(op.numargs()):
args.append(self.loc(op.getarg(i)))
calldescr = op.getdescr()
assert isinstance(calldescr, CallDescr)
effectinfo = calldescr.get_extra_info()
if save_all_regs:
gc_level = 2
elif effectinfo is None or effectinfo.check_can_collect():
gc_level = 1
else:
gc_level = 0
self._spill_before_call(gc_level=gc_level)
if op.type != VOID:
resloc = self.after_call(op)
args[0] = resloc
return args
def prepare_call_malloc_nursery(self, op):
self.rm.force_allocate_reg(op, selected_reg=r.RES)
self.rm.temp_boxes.append(op)
tmp_box = TempInt()
self.rm.force_allocate_reg(tmp_box, selected_reg=r.RSZ)
self.rm.temp_boxes.append(tmp_box)
return []
def prepare_call_malloc_nursery_varsize_frame(self, op):
sizeloc = self.ensure_reg(op.getarg(0))
# sizeloc must be in a register, but we can free it now
# (we take care explicitly of conflicts with r.RES or r.RSZ)
self.free_op_vars()
# the result will be in r.RES
self.rm.force_allocate_reg(op, selected_reg=r.RES)
self.rm.temp_boxes.append(op)
# we need r.RSZ as a temporary
tmp_box = TempInt()
self.rm.force_allocate_reg(tmp_box, selected_reg=r.RSZ)
self.rm.temp_boxes.append(tmp_box)
return [sizeloc]
def prepare_call_malloc_nursery_varsize(self, op):
# the result will be in r.RES
self.rm.force_allocate_reg(op, selected_reg=r.RES)
self.rm.temp_boxes.append(op)
# we need r.RSZ as a temporary
tmp_box = TempInt()
self.rm.force_allocate_reg(tmp_box, selected_reg=r.RSZ)
self.rm.temp_boxes.append(tmp_box)
# length_box always survives: it's typically also present in the
# next operation that will copy it inside the new array. Make
# sure it is in a register different from r.RES and r.RSZ. (It
# should not be a ConstInt at all.)
length_box = op.getarg(2)
lengthloc = self.ensure_reg(length_box)
return [lengthloc]
prepare_debug_merge_point = void
prepare_jit_debug = void
prepare_keepalive = void
prepare_enter_portal_frame = void
prepare_leave_portal_frame = void
def prepare_cond_call_gc_wb(self, op):
arglocs = [self.ensure_reg(op.getarg(0))]
return arglocs
def prepare_cond_call_gc_wb_array(self, op):
arglocs = [self.ensure_reg(op.getarg(0)),
self.ensure_reg_or_16bit_imm(op.getarg(1)),
None]
if arglocs[1].is_reg():
arglocs[2] = self.get_scratch_reg(INT)
return arglocs
def prepare_force_token(self, op):
res_loc = self.force_allocate_reg(op)
return [res_loc]
def prepare_label(self, op):
descr = op.getdescr()
assert isinstance(descr, TargetToken)
inputargs = op.getarglist()
arglocs = [None] * len(inputargs)
#
# we use force_spill() on the boxes that are not going to be really
# used any more in the loop, but that are kept alive anyway
# by being in a next LABEL's or a JUMP's argument or fail_args
# of some guard
position = self.rm.position
for arg in inputargs:
assert not isinstance(arg, Const)
if self.last_real_usage.get(arg, -1) <= position:
self.force_spill_var(arg)
#
# we need to make sure that no variable is stored in spp (=r31)
for arg in inputargs:
assert self.loc(arg) is not r.SPP, (
"variable stored in spp in prepare_label")
self.rm.bindings_to_frame_reg.clear()
#
for i in range(len(inputargs)):
arg = inputargs[i]
assert not isinstance(arg, Const)
loc = self.loc(arg)
assert loc is not r.SPP
arglocs[i] = loc
if loc.is_reg():
self.fm.mark_as_free(arg)
#
# if we are too close to the start of the loop, the label's target may
# get overridden by redirect_call_assembler(). (rare case)
self.flush_loop()
#
descr._ppc_arglocs = arglocs
descr._ll_loop_code = self.assembler.mc.currpos()
descr._ppc_clt = self.assembler.current_clt
self.assembler.target_tokens_currently_compiling[descr] = None
self.possibly_free_vars_for_op(op)
#
# if the LABEL's descr is precisely the target of the JUMP at the
# end of the same loop, i.e. if what we are compiling is a single
# loop that ends up jumping to this LABEL, then we can now provide
# the hints about the expected position of the spilled variables.
jump_op = self.final_jump_op
if jump_op is not None and jump_op.getdescr() is descr:
self._compute_hint_frame_locations_from_descr(descr)
def _prepare_call_may_force(self, op):
return self._prepare_call(op, save_all_regs=True)
prepare_call_may_force_i = _prepare_call_may_force
prepare_call_may_force_r = _prepare_call_may_force
prepare_call_may_force_f = _prepare_call_may_force
prepare_call_may_force_n = _prepare_call_may_force
prepare_call_release_gil_i = _prepare_call_may_force
prepare_call_release_gil_f = _prepare_call_may_force
prepare_call_release_gil_n = _prepare_call_may_force
def _prepare_call_assembler(self, op):
locs = self.locs_for_call_assembler(op)
self._spill_before_call(gc_level=2)
if op.type != VOID:
resloc = self.after_call(op)
else:
resloc = None
return [resloc] + locs
prepare_call_assembler_i = _prepare_call_assembler
prepare_call_assembler_r = _prepare_call_assembler
prepare_call_assembler_f = _prepare_call_assembler
prepare_call_assembler_n = _prepare_call_assembler
def prepare_force_spill(self, op):
self.force_spill_var(op.getarg(0))
return []
def prepare_guard_not_forced_2(self, op):
self.rm.before_call(op.getfailargs(), save_all_regs=True)
self.fprm.before_call(op.getfailargs(), save_all_regs=True)
arglocs = self._prepare_guard(op)
return arglocs
def prepare_zero_array(self, op):
_, ofs, _ = unpack_arraydescr(op.getdescr())
base_loc = self.ensure_reg(op.getarg(0))
startindex_loc = self.ensure_reg_or_16bit_imm(op.getarg(1))
length_loc = self.ensure_reg_or_16bit_imm(op.getarg(2))
# startindex and length are bytes, not array items anymore.
# rewrite already applied the scale!
startindex_scale_box = op.getarg(3)
assert startindex_scale_box.getint() == 1
length_scale_box = op.getarg(4)
assert length_scale_box.getint() == 1
#
ofs_loc = self.ensure_reg_or_16bit_imm(ConstInt(ofs))
return [base_loc, startindex_loc, length_loc, ofs_loc]
def prepare_cond_call(self, op):
self.load_condition_into_cc(op.getarg(0))
self.assembler.guard_success_cc = c.negate(
self.assembler.guard_success_cc)
# ^^^ if arg0==0, we jump over the next block of code (the call)
locs = [None]
# support between 0 and 4 integer arguments
assert 2 <= op.numargs() <= 2 + 4
for i in range(1, op.numargs()):
loc = self.loc(op.getarg(i))
assert loc.type != FLOAT
locs.append(loc)
return locs # [None, function, args...]
def prepare_cond_call_value_i(self, op):
x = self.ensure_reg(op.getarg(0))
self.load_condition_into_cc(op.getarg(0))
self.rm.force_allocate_reg(op, selected_reg=x) # spilled if survives
# ^^^ if arg0!=0, we jump over the next block of code (the call)
locs = [x]
# support between 0 and 4 integer arguments
assert 2 <= op.numargs() <= 2 + 4
for i in range(1, op.numargs()):
loc = self.loc(op.getarg(i))
assert loc.type != FLOAT
locs.append(loc)
return locs # [res, function, args...]
prepare_cond_call_value_r = prepare_cond_call_value_i
def notimplemented(self, op):
msg = '[PPC/regalloc] %s not implemented\n' % op.getopname()
if we_are_translated():
llop.debug_print(lltype.Void, msg)
raise NotImplementedError(msg)
def force_int(intvalue):
# a hack before transaction: force the intvalue argument through
# rffi.cast(), to turn Symbolics into real values
return rffi.cast(lltype.Signed, intvalue)
oplist = [notimplemented] * (rop._LAST + 1)
for key, value in rop.__dict__.items():
key = key.lower()
if key.startswith('_'):
continue
methname = 'prepare_%s' % key
if hasattr(Regalloc, methname):
func = getattr(Regalloc, methname).im_func
oplist[value] = func
|