1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
|
/*
* Copyright (c) 2025 Bernhard Beschow <shentey@gmail.com>
*
* i.MX 8M Plus ANALOG IP block emulation code
*
* Based on hw/misc/imx7_ccm.c
*
* SPDX-License-Identifier: GPL-2.0-or-later
*/
#include "qemu/osdep.h"
#include "qemu/log.h"
#include "hw/misc/imx8mp_analog.h"
#include "migration/vmstate.h"
#define ANALOG_PLL_LOCK BIT(31)
static void imx8mp_analog_reset(DeviceState *dev)
{
IMX8MPAnalogState *s = IMX8MP_ANALOG(dev);
memset(s->analog, 0, sizeof(s->analog));
s->analog[ANALOG_AUDIO_PLL1_GEN_CTRL] = 0x00002010;
s->analog[ANALOG_AUDIO_PLL1_FDIV_CTL0] = 0x00145032;
s->analog[ANALOG_AUDIO_PLL1_FDIV_CTL1] = 0x00000000;
s->analog[ANALOG_AUDIO_PLL1_SSCG_CTRL] = 0x00000000;
s->analog[ANALOG_AUDIO_PLL1_MNIT_CTRL] = 0x00100103;
s->analog[ANALOG_AUDIO_PLL2_GEN_CTRL] = 0x00002010;
s->analog[ANALOG_AUDIO_PLL2_FDIV_CTL0] = 0x00145032;
s->analog[ANALOG_AUDIO_PLL2_FDIV_CTL1] = 0x00000000;
s->analog[ANALOG_AUDIO_PLL2_SSCG_CTRL] = 0x00000000;
s->analog[ANALOG_AUDIO_PLL2_MNIT_CTRL] = 0x00100103;
s->analog[ANALOG_VIDEO_PLL1_GEN_CTRL] = 0x00002010;
s->analog[ANALOG_VIDEO_PLL1_FDIV_CTL0] = 0x00145032;
s->analog[ANALOG_VIDEO_PLL1_FDIV_CTL1] = 0x00000000;
s->analog[ANALOG_VIDEO_PLL1_SSCG_CTRL] = 0x00000000;
s->analog[ANALOG_VIDEO_PLL1_MNIT_CTRL] = 0x00100103;
s->analog[ANALOG_DRAM_PLL_GEN_CTRL] = 0x00002010;
s->analog[ANALOG_DRAM_PLL_FDIV_CTL0] = 0x0012c032;
s->analog[ANALOG_DRAM_PLL_FDIV_CTL1] = 0x00000000;
s->analog[ANALOG_DRAM_PLL_SSCG_CTRL] = 0x00000000;
s->analog[ANALOG_DRAM_PLL_MNIT_CTRL] = 0x00100103;
s->analog[ANALOG_GPU_PLL_GEN_CTRL] = 0x00000810;
s->analog[ANALOG_GPU_PLL_FDIV_CTL0] = 0x000c8031;
s->analog[ANALOG_GPU_PLL_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_GPU_PLL_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_VPU_PLL_GEN_CTRL] = 0x00000810;
s->analog[ANALOG_VPU_PLL_FDIV_CTL0] = 0x0012c032;
s->analog[ANALOG_VPU_PLL_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_VPU_PLL_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_ARM_PLL_GEN_CTRL] = 0x00000810;
s->analog[ANALOG_ARM_PLL_FDIV_CTL0] = 0x000fa031;
s->analog[ANALOG_ARM_PLL_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_ARM_PLL_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_SYS_PLL1_GEN_CTRL] = 0x0aaaa810;
s->analog[ANALOG_SYS_PLL1_FDIV_CTL0] = 0x00190032;
s->analog[ANALOG_SYS_PLL1_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_SYS_PLL1_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_SYS_PLL2_GEN_CTRL] = 0x0aaaa810;
s->analog[ANALOG_SYS_PLL2_FDIV_CTL0] = 0x000fa031;
s->analog[ANALOG_SYS_PLL2_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_SYS_PLL2_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_SYS_PLL3_GEN_CTRL] = 0x00000810;
s->analog[ANALOG_SYS_PLL3_FDIV_CTL0] = 0x000fa031;
s->analog[ANALOG_SYS_PLL3_LOCKD_CTRL] = 0x0010003f;
s->analog[ANALOG_SYS_PLL3_MNIT_CTRL] = 0x00280081;
s->analog[ANALOG_OSC_MISC_CFG] = 0x00000000;
s->analog[ANALOG_ANAMIX_PLL_MNIT_CTL] = 0x00000000;
s->analog[ANALOG_DIGPROG] = 0x00824010;
/* all PLLs need to be locked */
s->analog[ANALOG_AUDIO_PLL1_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_AUDIO_PLL2_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_VIDEO_PLL1_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_DRAM_PLL_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_GPU_PLL_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_VPU_PLL_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_ARM_PLL_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_SYS_PLL1_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_SYS_PLL2_GEN_CTRL] |= ANALOG_PLL_LOCK;
s->analog[ANALOG_SYS_PLL3_GEN_CTRL] |= ANALOG_PLL_LOCK;
}
static uint64_t imx8mp_analog_read(void *opaque, hwaddr offset, unsigned size)
{
IMX8MPAnalogState *s = opaque;
return s->analog[offset >> 2];
}
static void imx8mp_analog_write(void *opaque, hwaddr offset,
uint64_t value, unsigned size)
{
IMX8MPAnalogState *s = opaque;
if (offset >> 2 == ANALOG_DIGPROG) {
qemu_log_mask(LOG_GUEST_ERROR,
"Guest write to read-only ANALOG_DIGPROG register\n");
} else {
s->analog[offset >> 2] = value;
}
}
static const struct MemoryRegionOps imx8mp_analog_ops = {
.read = imx8mp_analog_read,
.write = imx8mp_analog_write,
.endianness = DEVICE_NATIVE_ENDIAN,
.impl = {
.min_access_size = 4,
.max_access_size = 4,
.unaligned = false,
},
};
static void imx8mp_analog_init(Object *obj)
{
IMX8MPAnalogState *s = IMX8MP_ANALOG(obj);
SysBusDevice *sd = SYS_BUS_DEVICE(obj);
memory_region_init(&s->mmio.container, obj, TYPE_IMX8MP_ANALOG, 0x10000);
memory_region_init_io(&s->mmio.analog, obj, &imx8mp_analog_ops, s,
TYPE_IMX8MP_ANALOG, sizeof(s->analog));
memory_region_add_subregion(&s->mmio.container, 0, &s->mmio.analog);
sysbus_init_mmio(sd, &s->mmio.container);
}
static const VMStateDescription imx8mp_analog_vmstate = {
.name = TYPE_IMX8MP_ANALOG,
.version_id = 1,
.minimum_version_id = 1,
.fields = (const VMStateField[]) {
VMSTATE_UINT32_ARRAY(analog, IMX8MPAnalogState, ANALOG_MAX),
VMSTATE_END_OF_LIST()
},
};
static void imx8mp_analog_class_init(ObjectClass *klass, void *data)
{
DeviceClass *dc = DEVICE_CLASS(klass);
device_class_set_legacy_reset(dc, imx8mp_analog_reset);
dc->vmsd = &imx8mp_analog_vmstate;
dc->desc = "i.MX 8M Plus Analog Module";
}
static const TypeInfo imx8mp_analog_types[] = {
{
.name = TYPE_IMX8MP_ANALOG,
.parent = TYPE_SYS_BUS_DEVICE,
.instance_size = sizeof(IMX8MPAnalogState),
.instance_init = imx8mp_analog_init,
.class_init = imx8mp_analog_class_init,
}
};
DEFINE_TYPES(imx8mp_analog_types);
|