File: snps%2Chsdk-cgu.h

package info (click to toggle)
qemu 1%3A10.0.6%2Bds-0%2Bdeb13u2
  • links: PTS, VCS
  • area: main
  • in suites: sid, trixie
  • size: 413,604 kB
  • sloc: ansic: 4,733,865; pascal: 114,808; python: 105,532; asm: 68,406; sh: 52,876; makefile: 27,469; perl: 18,777; cpp: 11,436; xml: 3,404; objc: 2,877; yacc: 2,505; php: 1,299; tcl: 1,296; lex: 1,110; sql: 71; awk: 43; sed: 35; javascript: 7
file content (43 lines) | stat: -rw-r--r-- 1,140 bytes parent folder | download | duplicates (9)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
/*
 * Synopsys HSDK SDP CGU clock driver dts bindings
 *
 * Copyright (C) 2017 Synopsys
 * Author: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2. This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#ifndef __DT_BINDINGS_CLK_HSDK_CGU_H_
#define __DT_BINDINGS_CLK_HSDK_CGU_H_

#define CLK_ARC_PLL		0
#define CLK_ARC			1
#define CLK_DDR_PLL		2
#define CLK_SYS_PLL		3
#define CLK_SYS_APB		4
#define CLK_SYS_AXI		5
#define CLK_SYS_ETH		6
#define CLK_SYS_USB		7
#define CLK_SYS_SDIO		8
#define CLK_SYS_HDMI		9
#define CLK_SYS_GFX_CORE	10
#define CLK_SYS_GFX_DMA		11
#define CLK_SYS_GFX_CFG		12
#define CLK_SYS_DMAC_CORE	13
#define CLK_SYS_DMAC_CFG	14
#define CLK_SYS_SDIO_REF	15
#define CLK_SYS_SPI_REF		16
#define CLK_SYS_I2C_REF		17
#define CLK_SYS_UART_REF	18
#define CLK_SYS_EBI_REF		19
#define CLK_TUN_PLL		20
#define CLK_TUN_TUN		21
#define CLK_TUN_ROM		22
#define CLK_TUN_PWM		23
#define CLK_TUN_TIMER		24
#define CLK_HDMI_PLL		25
#define CLK_HDMI		26

#endif /* __DT_BINDINGS_CLK_HSDK_CGU_H_ */