File: k210-sysctl.h

package info (click to toggle)
qemu 1%3A10.2.0~rc1%2Bds-1
  • links: PTS, VCS
  • area: main
  • in suites: experimental
  • size: 394,528 kB
  • sloc: ansic: 4,571,775; pascal: 114,931; python: 110,734; sh: 53,524; asm: 50,205; makefile: 26,349; perl: 17,092; cpp: 11,455; xml: 3,635; objc: 2,877; yacc: 2,505; php: 1,299; tcl: 1,296; lex: 1,110; sql: 71; sed: 35; awk: 8; javascript: 7
file content (38 lines) | stat: -rw-r--r-- 2,021 bytes parent folder | download | duplicates (8)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
/* SPDX-License-Identifier: GPL-2.0+ */
/*
 * Copyright (C) 2020 Sean Anderson <seanga2@gmail.com>
 */

#ifndef K210_SYSCTL_H
#define K210_SYSCTL_H

/* Taken from kendryte-standalone-sdk/lib/drivers/include/sysctl.h */
#define K210_SYSCTL_GIT_ID     0x00 /* Git short commit id */
#define K210_SYSCTL_UART_BAUD  0x04 /* Default UARTHS baud rate */
#define K210_SYSCTL_PLL0       0x08 /* PLL0 controller */
#define K210_SYSCTL_PLL1       0x0C /* PLL1 controller */
#define K210_SYSCTL_PLL2       0x10 /* PLL2 controller */
#define K210_SYSCTL_PLL_LOCK   0x18 /* PLL lock tester */
#define K210_SYSCTL_ROM_ERROR  0x1C /* AXI ROM detector */
#define K210_SYSCTL_SEL0       0x20 /* Clock select controller 0 */
#define K210_SYSCTL_SEL1       0x24 /* Clock select controller 1 */
#define K210_SYSCTL_EN_CENT    0x28 /* Central clock enable */
#define K210_SYSCTL_EN_PERI    0x2C /* Peripheral clock enable */
#define K210_SYSCTL_SOFT_RESET 0x30 /* Soft reset ctrl */
#define K210_SYSCTL_PERI_RESET 0x34 /* Peripheral reset controller */
#define K210_SYSCTL_THR0       0x38 /* Clock threshold controller 0 */
#define K210_SYSCTL_THR1       0x3C /* Clock threshold controller 1 */
#define K210_SYSCTL_THR2       0x40 /* Clock threshold controller 2 */
#define K210_SYSCTL_THR3       0x44 /* Clock threshold controller 3 */
#define K210_SYSCTL_THR4       0x48 /* Clock threshold controller 4 */
#define K210_SYSCTL_THR5       0x4C /* Clock threshold controller 5 */
#define K210_SYSCTL_THR6       0x50 /* Clock threshold controller 6 */
#define K210_SYSCTL_MISC       0x54 /* Miscellaneous controller */
#define K210_SYSCTL_PERI       0x58 /* Peripheral controller */
#define K210_SYSCTL_SPI_SLEEP  0x5C /* SPI sleep controller */
#define K210_SYSCTL_RESET_STAT 0x60 /* Reset source status */
#define K210_SYSCTL_DMA_SEL0   0x64 /* DMA handshake selector 0 */
#define K210_SYSCTL_DMA_SEL1   0x68 /* DMA handshake selector 1 */
#define K210_SYSCTL_POWER_SEL  0x6C /* IO Power Mode Select controller */

#endif /* K210_SYSCTL_H */