1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
|
/*
* Allwinner CPU Configuration Module emulation
*
* Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
*
* This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 2 of the License, or
* (at your option) any later version.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program. If not, see <http://www.gnu.org/licenses/>.
*/
#include "qemu/osdep.h"
#include "qemu/units.h"
#include "hw/sysbus.h"
#include "migration/vmstate.h"
#include "qemu/log.h"
#include "qemu/module.h"
#include "qemu/error-report.h"
#include "qemu/timer.h"
#include "hw/core/cpu.h"
#include "target/arm/arm-powerctl.h"
#include "target/arm/cpu.h"
#include "hw/misc/allwinner-cpucfg.h"
#include "trace.h"
/* CPUCFG register offsets */
enum {
REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */
REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */
REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */
REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */
REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */
REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */
REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */
REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */
REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */
REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */
REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */
REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */
REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */
REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */
REG_CLK_GATING = 0x0144, /* CPU Clock Gating */
REG_GEN_CTRL = 0x0184, /* General Control */
REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */
REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */
REG_DBG_EXTERN = 0x01E4, /* Debug External */
REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */
REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */
REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */
};
/* CPUCFG register flags */
enum {
CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)),
CPUX_STATUS_SMP = (1 << 0),
CPU_SYS_RESET_RELEASED = (1 << 0),
CLK_GATING_ENABLE = ((1 << 8) | 0xF),
};
/* CPUCFG register reset values */
enum {
REG_CLK_GATING_RST = 0x0000010F,
REG_GEN_CTRL_RST = 0x00000020,
REG_SUPER_STANDBY_RST = 0x0,
REG_CNT64_CTRL_RST = 0x0,
};
/* CPUCFG constants */
enum {
CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */
};
static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id)
{
int ret;
trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr);
ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id));
if (!target_cpu) {
/*
* Called with a bogus value for cpu_id. Guest error will
* already have been logged, we can simply return here.
*/
return;
}
bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64);
ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0,
CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64);
if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) {
error_report("%s: failed to bring up CPU %d: err %d",
__func__, cpu_id, ret);
return;
}
}
static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset,
unsigned size)
{
const AwCpuCfgState *s = AW_CPUCFG(opaque);
uint64_t val = 0;
switch (offset) {
case REG_CPUS_RST_CTRL: /* CPUs Reset Control */
case REG_CPU_SYS_RST: /* CPU System Reset */
val = CPU_SYS_RESET_RELEASED;
break;
case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */
case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */
case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */
case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */
val = CPUX_RESET_RELEASED;
break;
case REG_CPU0_CTRL: /* CPU#0 Control */
case REG_CPU1_CTRL: /* CPU#1 Control */
case REG_CPU2_CTRL: /* CPU#2 Control */
case REG_CPU3_CTRL: /* CPU#3 Control */
val = 0;
break;
case REG_CPU0_STATUS: /* CPU#0 Status */
case REG_CPU1_STATUS: /* CPU#1 Status */
case REG_CPU2_STATUS: /* CPU#2 Status */
case REG_CPU3_STATUS: /* CPU#3 Status */
val = CPUX_STATUS_SMP;
break;
case REG_CLK_GATING: /* CPU Clock Gating */
val = CLK_GATING_ENABLE;
break;
case REG_GEN_CTRL: /* General Control */
val = s->gen_ctrl;
break;
case REG_SUPER_STANDBY: /* Super Standby Flag */
val = s->super_standby;
break;
case REG_ENTRY_ADDR: /* Reset Entry Address */
val = s->entry_addr;
break;
case REG_DBG_EXTERN: /* Debug External */
case REG_CNT64_CTRL: /* 64-bit Counter Control */
case REG_CNT64_LOW: /* 64-bit Counter Low */
case REG_CNT64_HIGH: /* 64-bit Counter High */
qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n",
__func__, (uint32_t)offset);
break;
default:
qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
__func__, (uint32_t)offset);
break;
}
trace_allwinner_cpucfg_read(offset, val, size);
return val;
}
static void allwinner_cpucfg_write(void *opaque, hwaddr offset,
uint64_t val, unsigned size)
{
AwCpuCfgState *s = AW_CPUCFG(opaque);
trace_allwinner_cpucfg_write(offset, val, size);
switch (offset) {
case REG_CPUS_RST_CTRL: /* CPUs Reset Control */
case REG_CPU_SYS_RST: /* CPU System Reset */
break;
case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */
case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */
case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */
case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */
if (val) {
allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6);
}
break;
case REG_CPU0_CTRL: /* CPU#0 Control */
case REG_CPU1_CTRL: /* CPU#1 Control */
case REG_CPU2_CTRL: /* CPU#2 Control */
case REG_CPU3_CTRL: /* CPU#3 Control */
case REG_CPU0_STATUS: /* CPU#0 Status */
case REG_CPU1_STATUS: /* CPU#1 Status */
case REG_CPU2_STATUS: /* CPU#2 Status */
case REG_CPU3_STATUS: /* CPU#3 Status */
case REG_CLK_GATING: /* CPU Clock Gating */
break;
case REG_GEN_CTRL: /* General Control */
s->gen_ctrl = val;
break;
case REG_SUPER_STANDBY: /* Super Standby Flag */
s->super_standby = val;
break;
case REG_ENTRY_ADDR: /* Reset Entry Address */
s->entry_addr = val;
break;
case REG_DBG_EXTERN: /* Debug External */
case REG_CNT64_CTRL: /* 64-bit Counter Control */
case REG_CNT64_LOW: /* 64-bit Counter Low */
case REG_CNT64_HIGH: /* 64-bit Counter High */
qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n",
__func__, (uint32_t)offset);
break;
default:
qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
__func__, (uint32_t)offset);
break;
}
}
static const MemoryRegionOps allwinner_cpucfg_ops = {
.read = allwinner_cpucfg_read,
.write = allwinner_cpucfg_write,
.endianness = DEVICE_NATIVE_ENDIAN,
.valid = {
.min_access_size = 4,
.max_access_size = 4,
},
.impl.min_access_size = 4,
};
static void allwinner_cpucfg_reset(DeviceState *dev)
{
AwCpuCfgState *s = AW_CPUCFG(dev);
/* Set default values for registers */
s->gen_ctrl = REG_GEN_CTRL_RST;
s->super_standby = REG_SUPER_STANDBY_RST;
s->entry_addr = 0;
}
static void allwinner_cpucfg_init(Object *obj)
{
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
AwCpuCfgState *s = AW_CPUCFG(obj);
/* Memory mapping */
memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s,
TYPE_AW_CPUCFG, 1 * KiB);
sysbus_init_mmio(sbd, &s->iomem);
}
static const VMStateDescription allwinner_cpucfg_vmstate = {
.name = "allwinner-cpucfg",
.version_id = 1,
.minimum_version_id = 1,
.fields = (VMStateField[]) {
VMSTATE_UINT32(gen_ctrl, AwCpuCfgState),
VMSTATE_UINT32(super_standby, AwCpuCfgState),
VMSTATE_UINT32(entry_addr, AwCpuCfgState),
VMSTATE_END_OF_LIST()
}
};
static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data)
{
DeviceClass *dc = DEVICE_CLASS(klass);
dc->reset = allwinner_cpucfg_reset;
dc->vmsd = &allwinner_cpucfg_vmstate;
}
static const TypeInfo allwinner_cpucfg_info = {
.name = TYPE_AW_CPUCFG,
.parent = TYPE_SYS_BUS_DEVICE,
.instance_init = allwinner_cpucfg_init,
.instance_size = sizeof(AwCpuCfgState),
.class_init = allwinner_cpucfg_class_init,
};
static void allwinner_cpucfg_register(void)
{
type_register_static(&allwinner_cpucfg_info);
}
type_init(allwinner_cpucfg_register)
|