1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
|
// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py
// REQUIRES: aarch64-registered-target
// RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve -S -disable-O0-optnone -Werror -Wall -emit-llvm -o - %s | opt -S -passes=mem2reg,instcombine,tailcallelim | FileCheck %s
// RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve -S -disable-O0-optnone -Werror -Wall -emit-llvm -o - -x c++ %s | opt -S -passes=mem2reg,instcombine,tailcallelim | FileCheck %s -check-prefix=CPP-CHECK
// RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve -S -disable-O0-optnone -Werror -Wall -o /dev/null %s
#include <arm_sve.h>
// CHECK-LABEL: @test_svcntb(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.vscale.i64()
// CHECK-NEXT: [[TMP1:%.*]] = shl nuw nsw i64 [[TMP0]], 4
// CHECK-NEXT: ret i64 [[TMP1]]
//
// CPP-CHECK-LABEL: @_Z11test_svcntbv(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.vscale.i64()
// CPP-CHECK-NEXT: [[TMP1:%.*]] = shl nuw nsw i64 [[TMP0]], 4
// CPP-CHECK-NEXT: ret i64 [[TMP1]]
//
uint64_t test_svcntb()
{
return svcntb();
}
// CHECK-LABEL: @test_svcntb_pat(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 0)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z15test_svcntb_patv(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 0)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat()
{
return svcntb_pat(SV_POW2);
}
// CHECK-LABEL: @test_svcntb_pat_1(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 1
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_1v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 1
//
uint64_t test_svcntb_pat_1()
{
return svcntb_pat(SV_VL1);
}
// CHECK-LABEL: @test_svcntb_pat_2(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 2
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_2v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 2
//
uint64_t test_svcntb_pat_2()
{
return svcntb_pat(SV_VL2);
}
// CHECK-LABEL: @test_svcntb_pat_3(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 3
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_3v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 3
//
uint64_t test_svcntb_pat_3()
{
return svcntb_pat(SV_VL3);
}
// CHECK-LABEL: @test_svcntb_pat_4(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 4
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_4v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 4
//
uint64_t test_svcntb_pat_4()
{
return svcntb_pat(SV_VL4);
}
// CHECK-LABEL: @test_svcntb_pat_5(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 5
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_5v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 5
//
uint64_t test_svcntb_pat_5()
{
return svcntb_pat(SV_VL5);
}
// CHECK-LABEL: @test_svcntb_pat_6(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 6
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_6v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 6
//
uint64_t test_svcntb_pat_6()
{
return svcntb_pat(SV_VL6);
}
// CHECK-LABEL: @test_svcntb_pat_7(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 7
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_7v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 7
//
uint64_t test_svcntb_pat_7()
{
return svcntb_pat(SV_VL7);
}
// CHECK-LABEL: @test_svcntb_pat_8(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 8
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_8v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 8
//
uint64_t test_svcntb_pat_8()
{
return svcntb_pat(SV_VL8);
}
// CHECK-LABEL: @test_svcntb_pat_9(
// CHECK-NEXT: entry:
// CHECK-NEXT: ret i64 16
//
// CPP-CHECK-LABEL: @_Z17test_svcntb_pat_9v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: ret i64 16
//
uint64_t test_svcntb_pat_9()
{
return svcntb_pat(SV_VL16);
}
// CHECK-LABEL: @test_svcntb_pat_10(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 10)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_10v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 10)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_10()
{
return svcntb_pat(SV_VL32);
}
// CHECK-LABEL: @test_svcntb_pat_11(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 11)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_11v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 11)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_11()
{
return svcntb_pat(SV_VL64);
}
// CHECK-LABEL: @test_svcntb_pat_12(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 12)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_12v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 12)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_12()
{
return svcntb_pat(SV_VL128);
}
// CHECK-LABEL: @test_svcntb_pat_13(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 13)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_13v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 13)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_13()
{
return svcntb_pat(SV_VL256);
}
// CHECK-LABEL: @test_svcntb_pat_14(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 29)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_14v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 29)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_14()
{
return svcntb_pat(SV_MUL4);
}
// CHECK-LABEL: @test_svcntb_pat_15(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 30)
// CHECK-NEXT: ret i64 [[TMP0]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_15v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.aarch64.sve.cntb(i32 30)
// CPP-CHECK-NEXT: ret i64 [[TMP0]]
//
uint64_t test_svcntb_pat_15()
{
return svcntb_pat(SV_MUL3);
}
// CHECK-LABEL: @test_svcntb_pat_16(
// CHECK-NEXT: entry:
// CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.vscale.i64()
// CHECK-NEXT: [[TMP1:%.*]] = shl nuw nsw i64 [[TMP0]], 4
// CHECK-NEXT: ret i64 [[TMP1]]
//
// CPP-CHECK-LABEL: @_Z18test_svcntb_pat_16v(
// CPP-CHECK-NEXT: entry:
// CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call i64 @llvm.vscale.i64()
// CPP-CHECK-NEXT: [[TMP1:%.*]] = shl nuw nsw i64 [[TMP0]], 4
// CPP-CHECK-NEXT: ret i64 [[TMP1]]
//
uint64_t test_svcntb_pat_16()
{
return svcntb_pat(SV_ALL);
}
|