1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
# RUN: llc -mtriple=aarch64 -run-pass=aarch64-postlegalizer-lowering --aarch64postlegalizerlowering-only-enable-rule="shuf_to_ins" -verify-machineinstrs %s -o - | FileCheck %s
# REQUIRES: asserts
# Check that we can recognize an ins mask for a shuffle vector.
...
---
name: v2s32_match_left_0
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[0] = 0 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 1, because M[1] != 1.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[DstLane] = 0
; CHECK-LABEL: name: v2s32_match_left_0
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %left(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(0, 0)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: v2s32_match_left_1
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[1] = 1 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 0, because M[0] != 0.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[0] = 1
; CHECK-LABEL: name: v2s32_match_left_1
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %left(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(1, 1)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: v2s32_match_left_3
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[0] = 1 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 1, because M[1] != 1.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[1] = 3 - 2 = 1
; CHECK-LABEL: name: v2s32_match_left_3
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %right(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(0, 3)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: v2s32_match_right_3
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[1] = 1 + 2 -> G_INSERT_VECTOR_ELT should use %right.
; DstLane (G_INSERT_VECTOR_ELT) : 0, because M[0] != 2.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[0] = 1
; CHECK-LABEL: name: v2s32_match_right_3
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %left(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %right, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(1, 3)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: v2s32_match_right_2
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[0] = 0 + 2 -> G_INSERT_VECTOR_ELT should use %right.
; DstLane (G_INSERT_VECTOR_ELT) : 1, because M[1] != 3.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[1] = 0
; CHECK-LABEL: name: v2s32_match_right_2
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %left(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %right, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(2, 0)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: dont_combine_too_many_matches_right
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; 2 elts -> need 1 match.
;
; Matched M[0] = 0 + 2, M[1] = 1 + 2 -> too many matches.
; CHECK-LABEL: name: dont_combine_too_many_matches_right
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: %shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(2, 3)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(2, 3)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: tiebreaker
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; Matched the correct amount on the left and right.
; Use left as a tiebreaker.
;
; Matched M[1] = 1 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 0, because M[0] != 0.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[0] = 2 - 2 = 0
; CHECK-LABEL: name: tiebreaker
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %right(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(2, 1)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: tiebreaker_undef
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; Undef counts as a match for left and right.
;
; Matched M[1] = -1 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 0, because M[0] != 0.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[0] = 2 - 2 = 0
; CHECK-LABEL: name: tiebreaker_undef
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %right(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(2, -1)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: match_left_undef
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $d0, $d1
; Undef counts as a match for left and right.
;
; Matched M[1] = -1 -> G_INSERT_VECTOR_ELT should use %left.
; DstLane (G_INSERT_VECTOR_ELT) : 0, because M[0] != 0.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[0] = 3 - 2 = 1
; CHECK-LABEL: name: match_left_undef
; CHECK: liveins: $d0, $d1
; CHECK: %left:_(<2 x s32>) = COPY $d0
; CHECK: %right:_(<2 x s32>) = COPY $d1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 1
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %right(<2 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 0
; CHECK: %shuf:_(<2 x s32>) = G_INSERT_VECTOR_ELT %left, [[EVEC]](s32), [[C1]](s64)
; CHECK: $d0 = COPY %shuf(<2 x s32>)
; CHECK: RET_ReallyLR implicit $d0
%left:_(<2 x s32>) = COPY $d0
%right:_(<2 x s32>) = COPY $d1
%shuf:_(<2 x s32>) = G_SHUFFLE_VECTOR %left(<2 x s32>), %right, shufflemask(3, -1)
$d0 = COPY %shuf(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: match_right_undef
legalized: true
tracksRegLiveness: true
body: |
bb.0:
liveins: $q0, $q1
; Matched M[0] = 0 + 4, undef, undef => 3 matches on the right.
;
; DstLane (G_INSERT_VECTOR_ELT) : 3, because M[3] != 7.
; SrcLane (G_EXTRACT_VECTOR_ELT) : M[3] = 2
; CHECK-LABEL: name: match_right_undef
; CHECK: liveins: $q0, $q1
; CHECK: %left:_(<4 x s32>) = COPY $q0
; CHECK: %right:_(<4 x s32>) = COPY $q1
; CHECK: [[C:%[0-9]+]]:_(s64) = G_CONSTANT i64 2
; CHECK: [[EVEC:%[0-9]+]]:_(s32) = G_EXTRACT_VECTOR_ELT %left(<4 x s32>), [[C]](s64)
; CHECK: [[C1:%[0-9]+]]:_(s64) = G_CONSTANT i64 3
; CHECK: %shuf:_(<4 x s32>) = G_INSERT_VECTOR_ELT %right, [[EVEC]](s32), [[C1]](s64)
; CHECK: $q0 = COPY %shuf(<4 x s32>)
; CHECK: RET_ReallyLR implicit $q0
%left:_(<4 x s32>) = COPY $q0
%right:_(<4 x s32>) = COPY $q1
%shuf:_(<4 x s32>) = G_SHUFFLE_VECTOR %left(<4 x s32>), %right, shufflemask(4, -1, -1, 2)
$q0 = COPY %shuf(<4 x s32>)
RET_ReallyLR implicit $q0
|