1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
# RUN: llc -mtriple aarch64 -run-pass=instruction-select -verify-machineinstrs %s -o - | FileCheck %s
#
# Test selecting G_REV instructions.
#
# Each test is named like:
#
# (G_REV_VERSION)_(INSTRUCTION_PRODUCED)
#
# Each of these patterns come from AArch64GenGlobalISel.inc.
#
...
---
name: rev64_REV64v2i32
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $d0
; CHECK-LABEL: name: rev64_REV64v2i32
; CHECK: liveins: $d0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV64v2i32 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<2 x s32>) = COPY $d0
%rev:fpr(<2 x s32>) = G_REV64 %copy
$d0 = COPY %rev(<2 x s32>)
RET_ReallyLR implicit $d0
...
---
name: rev64_REV64v4i16
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $d0
; CHECK-LABEL: name: rev64_REV64v4i16
; CHECK: liveins: $d0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV64v4i16 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<4 x s16>) = COPY $d0
%rev:fpr(<4 x s16>) = G_REV64 %copy
$d0 = COPY %rev(<4 x s16>)
RET_ReallyLR implicit $d0
...
---
name: rev64_REV64v4i32
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev64_REV64v4i32
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV64v4i32 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<4 x s32>) = COPY $q0
%rev:fpr(<4 x s32>) = G_REV64 %copy
$q0 = COPY %rev(<4 x s32>)
RET_ReallyLR implicit $q0
...
---
name: rev64_REV64v8i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev64_REV64v8i8
; CHECK: liveins: $q0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV64v8i8 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<8 x s8>) = COPY $d0
%rev:fpr(<8 x s8>) = G_REV64 %copy
$d0 = COPY %rev(<8 x s8>)
RET_ReallyLR implicit $d0
...
---
name: rev64_REV64v8i16
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev64_REV64v8i16
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV64v8i16 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<8 x s16>) = COPY $q0
%rev:fpr(<8 x s16>) = G_REV64 %copy
$q0 = COPY %rev(<8 x s16>)
RET_ReallyLR implicit $q0
...
---
name: rev64_REV64v16i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev64_REV64v16i8
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV64v16i8 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<16 x s8>) = COPY $q0
%rev:fpr(<16 x s8>) = G_REV64 %copy
$q0 = COPY %rev(<16 x s8>)
RET_ReallyLR implicit $q0
...
---
name: rev32_REV32v4i16
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $d0
; CHECK-LABEL: name: rev32_REV32v4i16
; CHECK: liveins: $d0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV32v4i16 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<4 x s16>) = COPY $d0
%rev:fpr(<4 x s16>) = G_REV32 %copy
$d0 = COPY %rev(<4 x s16>)
RET_ReallyLR implicit $d0
...
---
name: rev32_REV32v8i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $d0
; CHECK-LABEL: name: rev32_REV32v8i8
; CHECK: liveins: $d0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV32v8i8 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<8 x s8>) = COPY $d0
%rev:fpr(<8 x s8>) = G_REV32 %copy
$d0 = COPY %rev(<8 x s8>)
RET_ReallyLR implicit $d0
...
---
name: rev32_REV32v8i16
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev32_REV32v8i16
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV32v8i16 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<8 x s16>) = COPY $q0
%rev:fpr(<8 x s16>) = G_REV32 %copy
$q0 = COPY %rev(<8 x s16>)
RET_ReallyLR implicit $q0
...
---
name: rev32_REV32v16i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev32_REV32v16i8
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV32v16i8 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<16 x s8>) = COPY $q0
%rev:fpr(<16 x s8>) = G_REV32 %copy
$q0 = COPY %rev(<16 x s8>)
RET_ReallyLR implicit $q0
...
---
name: rev16_REV16v8i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev16_REV16v8i8
; CHECK: liveins: $q0
; CHECK: %copy:fpr64 = COPY $d0
; CHECK: %rev:fpr64 = REV16v8i8 %copy
; CHECK: $d0 = COPY %rev
; CHECK: RET_ReallyLR implicit $d0
%copy:fpr(<8 x s8>) = COPY $d0
%rev:fpr(<8 x s8>) = G_REV16 %copy
$d0 = COPY %rev(<8 x s8>)
RET_ReallyLR implicit $d0
...
---
name: rev16_REV16v16i8
alignment: 4
legalized: true
regBankSelected: true
tracksRegLiveness: true
body: |
bb.0.entry:
liveins: $q0
; CHECK-LABEL: name: rev16_REV16v16i8
; CHECK: liveins: $q0
; CHECK: %copy:fpr128 = COPY $q0
; CHECK: %rev:fpr128 = REV16v16i8 %copy
; CHECK: $q0 = COPY %rev
; CHECK: RET_ReallyLR implicit $q0
%copy:fpr(<16 x s8>) = COPY $q0
%rev:fpr(<16 x s8>) = G_REV16 %copy
$q0 = COPY %rev(<16 x s8>)
RET_ReallyLR implicit $q0
|