File: unschedule-reg-sequence.ll

package info (click to toggle)
swiftlang 6.0.3-2
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid, trixie
  • size: 2,519,992 kB
  • sloc: cpp: 9,107,863; ansic: 2,040,022; asm: 1,135,751; python: 296,500; objc: 82,456; f90: 60,502; lisp: 34,951; pascal: 19,946; sh: 18,133; perl: 7,482; ml: 4,937; javascript: 4,117; makefile: 3,840; awk: 3,535; xml: 914; fortran: 619; cs: 573; ruby: 573
file content (21 lines) | stat: -rw-r--r-- 640 bytes parent folder | download | duplicates (14)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
; RUN: llc -verify-machineinstrs < %s
; Regression test for https://github.com/llvm/llvm-project/issues/58911

target datalayout = "e-m:e-p:32:32-Fi8-i64:64-v128:64:128-a:0:32-n32-S64"
target triple = "armv7-none-unknown-eabi"

@a = dso_local global i64 0, align 8
@d = dso_local local_unnamed_addr global i32 0, align 4

define dso_local void @f() nounwind {
entry:
  store volatile i64 0, ptr @a, align 8
  %0 = load i32, ptr @d, align 4
  %tobool.not = icmp eq i32 %0, 0
  %conv = zext i32 %0 to i64
  %sub = sub nsw i64 0, %conv
  %cond = select i1 %tobool.not, i64 0, i64 %sub
  store volatile i64 %cond, ptr @a, align 8
  ret void
}