File: byte-store.ll

package info (click to toggle)
swiftlang 6.0.3-2
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 2,519,992 kB
  • sloc: cpp: 9,107,863; ansic: 2,040,022; asm: 1,135,751; python: 296,500; objc: 82,456; f90: 60,502; lisp: 34,951; pascal: 19,946; sh: 18,133; perl: 7,482; ml: 4,937; javascript: 4,117; makefile: 3,840; awk: 3,535; xml: 914; fortran: 619; cs: 573; ruby: 573
file content (43 lines) | stat: -rw-r--r-- 1,796 bytes parent folder | download | duplicates (8)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
; RUN: llc -mattr=+hvxv60,hvx-length64b -march=hexagon -O2 < %s | FileCheck %s

; CHECK-LABEL: V6_vmaskedstoreq
; CHECK: if (q{{[0-3]+}}) vmem(r{{[0-9]+}}+#0) = v{{[0-9]+}}

; CHECK-LABEL: V6_vmaskedstorenq
; CHECK: if (!q{{[0-3]+}}) vmem(r{{[0-9]+}}+#0) = v{{[0-9]+}}

; CHECK-LABEL: V6_vmaskedstorentq
; CHECK: if (q{{[0-3]+}}) vmem(r{{[0-9]+}}+#0):nt = v{{[0-9]+}}

; CHECK-LABEL: V6_vmaskedstorentnq
; CHECK: if (!q{{[0-3]+}}) vmem(r{{[0-9]+}}+#0):nt = v{{[0-9]+}}

declare <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32>, i32)

declare void @llvm.hexagon.V6.vmaskedstoreq(<64 x i1>, ptr, <16 x i32>)
define void @V6_vmaskedstoreq( <16 x i32> %a, ptr %b, <16 x i32> %c) {
  %1 = tail call <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32> %a, i32 -1)
  call void @llvm.hexagon.V6.vmaskedstoreq(<64 x i1> %1, ptr %b, <16 x i32> %c)
  ret void
}

declare void @llvm.hexagon.V6.vmaskedstorenq(<64 x i1>, ptr, <16 x i32>)
define void @V6_vmaskedstorenq( <16 x i32> %a, ptr %b, <16 x i32> %c) {
  %1 = tail call <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32> %a, i32 -1)
  call void @llvm.hexagon.V6.vmaskedstorenq(<64 x i1> %1, ptr %b, <16 x i32> %c)
  ret void
}

declare void @llvm.hexagon.V6.vmaskedstorentq(<64 x i1>, ptr, <16 x i32>)
define void @V6_vmaskedstorentq( <16 x i32> %a, ptr %b, <16 x i32> %c) {
  %1 = tail call <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32> %a, i32 -1)
  call void @llvm.hexagon.V6.vmaskedstorentq(<64 x i1> %1, ptr %b, <16 x i32> %c)
  ret void
}

declare void @llvm.hexagon.V6.vmaskedstorentnq(<64 x i1>, ptr, <16 x i32>)
define void @V6_vmaskedstorentnq( <16 x i32> %a, ptr %b, <16 x i32> %c) {
  %1 = tail call <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32> %a, i32 -1)
  call void @llvm.hexagon.V6.vmaskedstorentnq(<64 x i1> %1, ptr %b, <16 x i32> %c)
  ret void
}