1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
|
//===-- LanaiRegisterInfo.cpp - Lanai Register Information ------*- C++ -*-===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
//
// This file contains the Lanai implementation of the TargetRegisterInfo class.
//
//===----------------------------------------------------------------------===//
#include "LanaiRegisterInfo.h"
#include "LanaiAluCode.h"
#include "LanaiCondCode.h"
#include "LanaiFrameLowering.h"
#include "LanaiInstrInfo.h"
#include "llvm/ADT/BitVector.h"
#include "llvm/ADT/STLExtras.h"
#include "llvm/CodeGen/MachineFrameInfo.h"
#include "llvm/CodeGen/MachineFunction.h"
#include "llvm/CodeGen/MachineInstrBuilder.h"
#include "llvm/CodeGen/RegisterScavenging.h"
#include "llvm/CodeGen/TargetFrameLowering.h"
#include "llvm/CodeGen/TargetInstrInfo.h"
#include "llvm/IR/Function.h"
#include "llvm/IR/Type.h"
#include "llvm/Support/ErrorHandling.h"
#define GET_REGINFO_TARGET_DESC
#include "LanaiGenRegisterInfo.inc"
using namespace llvm;
LanaiRegisterInfo::LanaiRegisterInfo() : LanaiGenRegisterInfo(Lanai::RCA) {}
const uint16_t *
LanaiRegisterInfo::getCalleeSavedRegs(const MachineFunction * /*MF*/) const {
return CSR_SaveList;
}
BitVector LanaiRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
BitVector Reserved(getNumRegs());
Reserved.set(Lanai::R0);
Reserved.set(Lanai::R1);
Reserved.set(Lanai::PC);
Reserved.set(Lanai::R2);
Reserved.set(Lanai::SP);
Reserved.set(Lanai::R4);
Reserved.set(Lanai::FP);
Reserved.set(Lanai::R5);
Reserved.set(Lanai::RR1);
Reserved.set(Lanai::R10);
Reserved.set(Lanai::RR2);
Reserved.set(Lanai::R11);
Reserved.set(Lanai::RCA);
Reserved.set(Lanai::R15);
if (hasBasePointer(MF))
Reserved.set(getBaseRegister());
return Reserved;
}
bool LanaiRegisterInfo::requiresRegisterScavenging(
const MachineFunction & /*MF*/) const {
return true;
}
static bool isALUArithLoOpcode(unsigned Opcode) {
switch (Opcode) {
case Lanai::ADD_I_LO:
case Lanai::SUB_I_LO:
case Lanai::ADD_F_I_LO:
case Lanai::SUB_F_I_LO:
case Lanai::ADDC_I_LO:
case Lanai::SUBB_I_LO:
case Lanai::ADDC_F_I_LO:
case Lanai::SUBB_F_I_LO:
return true;
default:
return false;
}
}
static unsigned getOppositeALULoOpcode(unsigned Opcode) {
switch (Opcode) {
case Lanai::ADD_I_LO:
return Lanai::SUB_I_LO;
case Lanai::SUB_I_LO:
return Lanai::ADD_I_LO;
case Lanai::ADD_F_I_LO:
return Lanai::SUB_F_I_LO;
case Lanai::SUB_F_I_LO:
return Lanai::ADD_F_I_LO;
case Lanai::ADDC_I_LO:
return Lanai::SUBB_I_LO;
case Lanai::SUBB_I_LO:
return Lanai::ADDC_I_LO;
case Lanai::ADDC_F_I_LO:
return Lanai::SUBB_F_I_LO;
case Lanai::SUBB_F_I_LO:
return Lanai::ADDC_F_I_LO;
default:
llvm_unreachable("Invalid ALU lo opcode");
}
}
static unsigned getRRMOpcodeVariant(unsigned Opcode) {
switch (Opcode) {
case Lanai::LDBs_RI:
return Lanai::LDBs_RR;
case Lanai::LDBz_RI:
return Lanai::LDBz_RR;
case Lanai::LDHs_RI:
return Lanai::LDHs_RR;
case Lanai::LDHz_RI:
return Lanai::LDHz_RR;
case Lanai::LDW_RI:
return Lanai::LDW_RR;
case Lanai::STB_RI:
return Lanai::STB_RR;
case Lanai::STH_RI:
return Lanai::STH_RR;
case Lanai::SW_RI:
return Lanai::SW_RR;
default:
llvm_unreachable("Opcode has no RRM variant");
}
}
bool LanaiRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
int SPAdj, unsigned FIOperandNum,
RegScavenger *RS) const {
assert(SPAdj == 0 && "Unexpected");
MachineInstr &MI = *II;
MachineFunction &MF = *MI.getParent()->getParent();
const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
bool HasFP = TFI->hasFP(MF);
DebugLoc DL = MI.getDebugLoc();
int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
int Offset = MF.getFrameInfo().getObjectOffset(FrameIndex) +
MI.getOperand(FIOperandNum + 1).getImm();
// Addressable stack objects are addressed using neg. offsets from fp
// or pos. offsets from sp/basepointer
if (!HasFP || (hasStackRealignment(MF) && FrameIndex >= 0))
Offset += MF.getFrameInfo().getStackSize();
Register FrameReg = getFrameRegister(MF);
if (FrameIndex >= 0) {
if (hasBasePointer(MF))
FrameReg = getBaseRegister();
else if (hasStackRealignment(MF))
FrameReg = Lanai::SP;
}
// Replace frame index with a frame pointer reference.
// If the offset is small enough to fit in the immediate field, directly
// encode it.
// Otherwise scavenge a register and encode it into a MOVHI, OR_I_LO sequence.
if ((isSPLSOpcode(MI.getOpcode()) && !isInt<10>(Offset)) ||
!isInt<16>(Offset)) {
assert(RS && "Register scavenging must be on");
Register Reg = RS->FindUnusedReg(&Lanai::GPRRegClass);
if (!Reg)
Reg = RS->scavengeRegisterBackwards(Lanai::GPRRegClass, II, false, SPAdj);
assert(Reg && "Register scavenger failed");
bool HasNegOffset = false;
// ALU ops have unsigned immediate values. If the Offset is negative, we
// negate it here and reverse the opcode later.
if (Offset < 0) {
HasNegOffset = true;
Offset = -Offset;
}
if (!isInt<16>(Offset)) {
// Reg = hi(offset) | lo(offset)
BuildMI(*MI.getParent(), II, DL, TII->get(Lanai::MOVHI), Reg)
.addImm(static_cast<uint32_t>(Offset) >> 16);
BuildMI(*MI.getParent(), II, DL, TII->get(Lanai::OR_I_LO), Reg)
.addReg(Reg)
.addImm(Offset & 0xffffU);
} else {
// Reg = mov(offset)
BuildMI(*MI.getParent(), II, DL, TII->get(Lanai::ADD_I_LO), Reg)
.addImm(0)
.addImm(Offset);
}
// Reg = FrameReg OP Reg
if (MI.getOpcode() == Lanai::ADD_I_LO) {
BuildMI(*MI.getParent(), II, DL,
HasNegOffset ? TII->get(Lanai::SUB_R) : TII->get(Lanai::ADD_R),
MI.getOperand(0).getReg())
.addReg(FrameReg)
.addReg(Reg)
.addImm(LPCC::ICC_T);
MI.eraseFromParent();
return true;
}
if (isSPLSOpcode(MI.getOpcode()) || isRMOpcode(MI.getOpcode())) {
MI.setDesc(TII->get(getRRMOpcodeVariant(MI.getOpcode())));
if (HasNegOffset) {
// Change the ALU op (operand 3) from LPAC::ADD (the default) to
// LPAC::SUB with the already negated offset.
assert((MI.getOperand(3).getImm() == LPAC::ADD) &&
"Unexpected ALU op in RRM instruction");
MI.getOperand(3).setImm(LPAC::SUB);
}
} else
llvm_unreachable("Unexpected opcode in frame index operation");
MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, /*isDef=*/false);
MI.getOperand(FIOperandNum + 1)
.ChangeToRegister(Reg, /*isDef=*/false, /*isImp=*/false,
/*isKill=*/true);
return false;
}
// ALU arithmetic ops take unsigned immediates. If the offset is negative,
// we replace the instruction with one that inverts the opcode and negates
// the immediate.
if ((Offset < 0) && isALUArithLoOpcode(MI.getOpcode())) {
unsigned NewOpcode = getOppositeALULoOpcode(MI.getOpcode());
// We know this is an ALU op, so we know the operands are as follows:
// 0: destination register
// 1: source register (frame register)
// 2: immediate
BuildMI(*MI.getParent(), II, DL, TII->get(NewOpcode),
MI.getOperand(0).getReg())
.addReg(FrameReg)
.addImm(-Offset);
MI.eraseFromParent();
return true;
}
MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, /*isDef=*/false);
MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
return false;
}
bool LanaiRegisterInfo::hasBasePointer(const MachineFunction &MF) const {
const MachineFrameInfo &MFI = MF.getFrameInfo();
// When we need stack realignment and there are dynamic allocas, we can't
// reference off of the stack pointer, so we reserve a base pointer.
if (hasStackRealignment(MF) && MFI.hasVarSizedObjects())
return true;
return false;
}
unsigned LanaiRegisterInfo::getRARegister() const { return Lanai::RCA; }
Register
LanaiRegisterInfo::getFrameRegister(const MachineFunction & /*MF*/) const {
return Lanai::FP;
}
Register LanaiRegisterInfo::getBaseRegister() const { return Lanai::R14; }
const uint32_t *
LanaiRegisterInfo::getCallPreservedMask(const MachineFunction & /*MF*/,
CallingConv::ID /*CC*/) const {
return CSR_RegMask;
}
|