File: swp-remove-dep-ice.ll

package info (click to toggle)
swiftlang 6.1.3-2
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 2,791,604 kB
  • sloc: cpp: 9,901,740; ansic: 2,201,431; asm: 1,091,827; python: 308,252; objc: 82,166; f90: 80,126; lisp: 38,358; pascal: 25,559; sh: 20,429; ml: 5,058; perl: 4,745; makefile: 4,484; awk: 3,535; javascript: 3,018; xml: 918; fortran: 664; cs: 573; ruby: 396
file content (35 lines) | stat: -rw-r--r-- 1,087 bytes parent folder | download | duplicates (12)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
; RUN: llc -march=hexagon -enable-pipeliner < %s
; REQUIRES: asserts

; Test that the pipeliner doesn't ICE in the ScheduleDAG code because
; the latency values are not updated properly. The pipeliner should
; not change the latency of chain edges.

; Function Attrs: nounwind
define void @f0() #0 {
b0:
  %v0 = alloca [10 x i16], align 8
  br label %b1

b1:                                               ; preds = %b1, %b0
  %v1 = phi i32 [ %v7, %b1 ], [ undef, %b0 ]
  %v2 = add i32 %v1, -1
  %v3 = getelementptr inbounds [10 x i16], ptr %v0, i32 0, i32 %v2
  %v4 = add i32 %v1, -2
  %v5 = getelementptr inbounds [10 x i16], ptr %v0, i32 0, i32 %v4
  %v6 = load i16, ptr %v5, align 2, !tbaa !0
  store i16 %v6, ptr %v3, align 2, !tbaa !0
  %v7 = add i32 %v1, -4
  %v8 = icmp sgt i32 %v7, 3
  br i1 %v8, label %b1, label %b2

b2:                                               ; preds = %b2, %b1
  br label %b2
}

attributes #0 = { nounwind "target-cpu"="hexagonv55" }

!0 = !{!1, !1, i64 0}
!1 = !{!"short", !2, i64 0}
!2 = !{!"omnipotent char", !3, i64 0}
!3 = !{!"Simple C/C++ TBAA"}