1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
|
/*****************************************************************************
Licensed to Accellera Systems Initiative Inc. (Accellera) under one or
more contributor license agreements. See the NOTICE file distributed
with this work for additional information regarding copyright ownership.
Accellera licenses this file to you under the Apache License, Version 2.0
(the "License"); you may not use this file except in compliance with the
License. You may obtain a copy of the License at
http://www.apache.org/licenses/LICENSE-2.0
Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
implied. See the License for the specific language governing
permissions and limitations under the License.
*****************************************************************************/
/*****************************************************************************
simple_bus.h : The bus.
The bus is derived from the following interfaces, and
contains the implementation of these:
- blocking : burst_read/burst_write
- non-blocking : read/write/get_status
- direct : direct_read/direct_write
Original Author: Ric Hilderink, Synopsys, Inc., 2001-10-11
*****************************************************************************/
/*****************************************************************************
MODIFICATION LOG - modifiers, enter your name, affiliation, date and
changes you are making here.
Name, Affiliation, Date:
Description of Modification:
*****************************************************************************/
#ifndef __simple_bus_h
#define __simple_bus_h
#include <systemc.h>
#include "simple_bus_types.h"
#include "simple_bus_request.h"
#include "simple_bus_direct_if.h"
#include "simple_bus_non_blocking_if.h"
#include "simple_bus_blocking_if.h"
#include "simple_bus_arbiter_if.h"
#include "simple_bus_slave_if.h"
class simple_bus
: public simple_bus_direct_if
, public simple_bus_non_blocking_if
, public simple_bus_blocking_if
, public sc_module
{
public:
// ports
sc_in_clk clock;
sc_port<simple_bus_arbiter_if> arbiter_port;
sc_port<simple_bus_slave_if, 0> slave_port;
// constructor
simple_bus(sc_module_name name_
, bool verbose = false)
: sc_module(name_)
, m_verbose(verbose)
, m_current_request(0)
{
// process declaration
SC_METHOD(main_action);
dont_initialize();
sensitive << clock.neg();
}
// process
void main_action();
// direct BUS interface
bool direct_read(int *data, unsigned int address);
bool direct_write(int *data, unsigned int address);
// non-blocking BUS interface
void read(unsigned int unique_priority
, int *data
, unsigned int address
, bool lock = false);
void write(unsigned int unique_priority
, int *data
, unsigned int address
, bool lock = false);
simple_bus_status get_status(unsigned int unique_priority);
// blocking BUS interface
simple_bus_status burst_read(unsigned int unique_priority
, int *data
, unsigned int start_address
, unsigned int length = 1
, bool lock = false);
simple_bus_status burst_write(unsigned int unique_priority
, int *data
, unsigned int start_address
, unsigned int length = 1
, bool lock = false);
private:
void handle_request();
void end_of_elaboration();
simple_bus_slave_if * get_slave(unsigned int address);
simple_bus_request * get_request(unsigned int priority);
simple_bus_request * get_next_request();
void clear_locks();
private:
bool m_verbose;
simple_bus_request_vec m_requests;
simple_bus_request *m_current_request;
}; // end class simple_bus
#endif
|