1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
|
//
// Copyright 2011 Ettus Research LLC
// Copyright 2018 Ettus Research, a National Instruments Company
//
// SPDX-License-Identifier: LGPL-3.0-or-later
//
module delay_line
#(parameter WIDTH=32)
(input clk,
input [3:0] delay,
input [WIDTH-1:0] din,
output [WIDTH-1:0] dout);
genvar i;
generate
for (i=0;i<WIDTH;i=i+1)
begin : gen_delay
SRL16E
srl16e(.Q(dout[i]),
.A0(delay[0]),.A1(delay[1]),.A2(delay[2]),.A3(delay[3]),
.CE(1),.CLK(clk),.D(din[i]));
end
endgenerate
endmodule // delay_line
|