File: Makefile.srcs

package info (click to toggle)
uhd 3.15.0.0-4
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 202,252 kB
  • sloc: cpp: 182,756; ansic: 94,109; vhdl: 53,420; python: 45,849; xml: 12,956; tcl: 7,046; makefile: 2,248; sh: 1,741; pascal: 230; javascript: 120; csh: 94; asm: 20; perl: 11
file content (30 lines) | stat: -rw-r--r-- 899 bytes parent folder | download | duplicates (5)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
##################################################
# OpenCore XGE MAC Sources
##################################################
XGE_SRCS = $(abspath $(addprefix $(BASE_DIR)/../lib/xge/, \
rtl/verilog/fault_sm.v \
rtl/verilog/generic_fifo.v \
rtl/verilog/generic_fifo_ctrl.v \
rtl/verilog/generic_mem_xilinx_block.v \
rtl/verilog/generic_mem_medium.v \
rtl/verilog/generic_mem_small.v \
rtl/verilog/meta_sync.v \
rtl/verilog/meta_sync_single.v \
rtl/verilog/rx_checker.v \
rtl/verilog/rx_data_fifo.v \
rtl/verilog/rx_dequeue.v \
rtl/verilog/rx_enqueue.v \
rtl/verilog/rx_hold_fifo.v \
rtl/verilog/sync_clk_core.v \
rtl/verilog/sync_clk_wb.v \
rtl/verilog/sync_clk_xgmii_tx.v \
rtl/verilog/tx_checker.v \
rtl/verilog/tx_data_fifo.v \
rtl/verilog/tx_dequeue.v \
rtl/verilog/tx_enqueue.v \
rtl/verilog/tx_hold_fifo.v \
rtl/verilog/wishbone_if.v \
rtl/verilog/xge_mac.v \
rtl/verilog/xge_mac_wb.v \
))