File: ctrlport_window.v

package info (click to toggle)
uhd 4.8.0.0%2Bds1-2
  • links: PTS, VCS
  • area: main
  • in suites: trixie
  • size: 183,172 kB
  • sloc: cpp: 279,415; python: 109,850; ansic: 103,348; vhdl: 57,230; tcl: 20,007; xml: 8,581; makefile: 2,863; sh: 2,797; pascal: 230; javascript: 120; csh: 94; asm: 20; perl: 11
file content (73 lines) | stat: -rw-r--r-- 2,722 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
//
// Copyright 2021 Ettus Research, a National Instruments Brand
//
// SPDX-License-Identifier: LGPL-3.0-or-later
//
// Module: ctrlport_window
//
// Description:
//   Copy requests from slave to master interface when s_ctrlport_req_addr is in
//   address range specified by BASE_ADDRESS and WINDOW_SIZE. The modules does
//   not use any registers and therefore does not need ctrlport_clk and
//   ctrlport_rst.
//

`default_nettype none

module ctrlport_window #(
  parameter BASE_ADDRESS = 0,
  parameter WINDOW_SIZE  = 32
) (
  // Slave Interface
  input  wire        s_ctrlport_req_wr,
  input  wire        s_ctrlport_req_rd,
  input  wire [19:0] s_ctrlport_req_addr,
  input  wire [ 9:0] s_ctrlport_req_portid,
  input  wire [15:0] s_ctrlport_req_rem_epid,
  input  wire [ 9:0] s_ctrlport_req_rem_portid,
  input  wire [31:0] s_ctrlport_req_data,
  input  wire [ 3:0] s_ctrlport_req_byte_en,
  input  wire        s_ctrlport_req_has_time,
  input  wire [63:0] s_ctrlport_req_time,
  output wire        s_ctrlport_resp_ack,
  output wire [ 1:0] s_ctrlport_resp_status,
  output wire [31:0] s_ctrlport_resp_data,

  // Master Interface
  output wire        m_ctrlport_req_wr,
  output wire        m_ctrlport_req_rd,
  output wire [19:0] m_ctrlport_req_addr,
  output wire [ 9:0] m_ctrlport_req_portid,
  output wire [15:0] m_ctrlport_req_rem_epid,
  output wire [ 9:0] m_ctrlport_req_rem_portid,
  output wire [31:0] m_ctrlport_req_data,
  output wire [ 3:0] m_ctrlport_req_byte_en,
  output wire        m_ctrlport_req_has_time,
  output wire [63:0] m_ctrlport_req_time,
  input  wire        m_ctrlport_resp_ack,
  input  wire [ 1:0] m_ctrlport_resp_status,
  input  wire [31:0] m_ctrlport_resp_data
);

  // Mask write and read flag
  wire address_in_range = (s_ctrlport_req_addr >= BASE_ADDRESS) && (s_ctrlport_req_addr < BASE_ADDRESS + WINDOW_SIZE);
  assign m_ctrlport_req_wr = s_ctrlport_req_wr & address_in_range;
  assign m_ctrlport_req_rd = s_ctrlport_req_rd & address_in_range;

  // Forward all other signals untouched.
  assign m_ctrlport_req_addr       = s_ctrlport_req_addr;
  assign m_ctrlport_req_portid     = s_ctrlport_req_portid;
  assign m_ctrlport_req_rem_epid   = s_ctrlport_req_rem_epid;
  assign m_ctrlport_req_rem_portid = s_ctrlport_req_rem_portid;
  assign m_ctrlport_req_data       = s_ctrlport_req_data;
  assign m_ctrlport_req_byte_en    = s_ctrlport_req_byte_en;
  assign m_ctrlport_req_has_time   = s_ctrlport_req_has_time;
  assign m_ctrlport_req_time       = s_ctrlport_req_time;

  assign s_ctrlport_resp_ack    = m_ctrlport_resp_ack;
  assign s_ctrlport_resp_status = m_ctrlport_resp_status;
  assign s_ctrlport_resp_data   = m_ctrlport_resp_data;

endmodule

`default_nettype wire