File: sync_wrapper.v

package info (click to toggle)
uhd 4.8.0.0%2Bds1-2
  • links: PTS, VCS
  • area: main
  • in suites: trixie
  • size: 183,172 kB
  • sloc: cpp: 279,415; python: 109,850; ansic: 103,348; vhdl: 57,230; tcl: 20,007; xml: 8,581; makefile: 2,863; sh: 2,797; pascal: 230; javascript: 120; csh: 94; asm: 20; perl: 11
file content (43 lines) | stat: -rw-r--r-- 1,000 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
//
// Copyright 2021 Ettus Research, a National Instruments Brand
//
// SPDX-License-Identifier: LGPL-3.0-or-later
//
// Module: sync_wrapper
//
// Description:
//
//   As the original synchronizer component has port signal names that are
//   incompatible with VHDL (in, out), this modules provides an an interface to
//   instantiate the synchronizer block in VHDL.
//

`default_nettype none

module sync_wrapper #(
   parameter WIDTH            = 1,
   parameter STAGES           = 2,
   parameter INITIAL_VAL      = 0,
   parameter FALSE_PATH_TO_IN = 1
)(
   input  wire             clk,
   input  wire             rst,
   input  wire [WIDTH-1:0] signal_in,
   output wire [WIDTH-1:0] signal_out
);

synchronizer #(
  .WIDTH             (WIDTH),
  .STAGES            (STAGES),
  .INITIAL_VAL       (INITIAL_VAL),
  .FALSE_PATH_TO_IN  (FALSE_PATH_TO_IN)
) synchronizer_i (
  .clk  (clk),
  .rst  (rst),
  .in   (signal_in),
  .out  (signal_out)
);

endmodule //sync_wrapper

`default_nettype wire