File: glitch_free_mux.v

package info (click to toggle)
uhd 4.9.0.0%2Bds1-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 184,180 kB
  • sloc: cpp: 262,887; python: 112,011; ansic: 102,670; vhdl: 57,031; tcl: 19,924; xml: 8,581; makefile: 3,028; sh: 2,812; pascal: 230; javascript: 120; csh: 94; asm: 20; perl: 11
file content (29 lines) | stat: -rw-r--r-- 753 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
//
// Copyright 2020 Ettus Research, a National Instruments Brand
//
// SPDX-License-Identifier: LGPL-3.0-or-later
//
// Module: glitch_free_mux
//
// Description:
//   This module implements a 2:1 mux in a LUT explicitly to avoid glitches
//   which can be introduced by unexpected Vivado synthesis.
//

module glitch_free_mux (
  input  wire select,
  input  wire signal0,
  input  wire signal1,
  output wire muxed_signal
);

  (* dont_touch = "TRUE" *) LUT3 #(
    .INIT(8'hCA) // Specify LUT Contents. O = ~I2&I0 | I2&I1
  ) mux_out_i (
    .O (muxed_signal), // LUT general output. Mux output
    .I0(signal0),      // LUT input. Input 1
    .I1(signal1),      // LUT input. Input 2
    .I2(select)        // LUT input. Select bit
  );

endmodule