File: t_lint_syncasyncnet_bad.v

package info (click to toggle)
verilator 3.833-1
  • links: PTS, VCS
  • area: main
  • in suites: wheezy
  • size: 10,196 kB
  • sloc: cpp: 49,566; perl: 7,111; yacc: 2,221; lex: 1,702; makefile: 651; sh: 175
file content (98 lines) | stat: -rw-r--r-- 2,159 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed into the Public Domain, for any use,
// without warranty, 2010 by Wilson Snyder.

module t (/*AUTOARG*/
   // Inputs
   rst_sync_l, rst_both_l, rst_async_l, d, clk
   );
   /*AUTOINPUT*/
   // Beginning of automatic inputs (from unused autoinst inputs)
   input		clk;			// To sub1 of sub1.v, ...
   input		d;			// To sub1 of sub1.v, ...
   input		rst_async_l;		// To sub2 of sub2.v
   input		rst_both_l;		// To sub1 of sub1.v, ...
   input		rst_sync_l;		// To sub1 of sub1.v
   // End of automatics

   sub1 sub1 (/*AUTOINST*/
	      // Inputs
	      .clk			(clk),
	      .rst_both_l		(rst_both_l),
	      .rst_sync_l		(rst_sync_l),
	      .d			(d));
   sub2 sub2 (/*AUTOINST*/
	      // Inputs
	      .clk			(clk),
	      .rst_both_l		(rst_both_l),
	      .rst_async_l		(rst_async_l),
	      .d			(d));
endmodule

module sub1 (/*AUTOARG*/
   // Inputs
   clk, rst_both_l, rst_sync_l, d
   );

   input clk;
   input rst_both_l;
   input rst_sync_l;
   //input rst_async_l;
   input d;
   reg q1;
   reg q2;

   always @(posedge clk) begin
      if (~rst_sync_l) begin
	 /*AUTORESET*/
	 // Beginning of autoreset for uninitialized flops
	 q1 <= 1'h0;
	 // End of automatics
      end else begin
	 q1 <= d;
      end
   end

   always @(posedge clk) begin
      q2 <= (~rst_both_l) ? 1'b0 : d;
      if (0 && q1 && q2) ;
   end

endmodule

module sub2 (/*AUTOARG*/
   // Inputs
   clk, rst_both_l, rst_async_l, d
   );

   input clk;
   input rst_both_l;
   //input rst_sync_l;
   input rst_async_l;
   input d;
   reg 	 q1;
   reg 	 q2;
   reg 	 q3;

   always @(posedge clk or negedge rst_async_l) begin
      if (~rst_async_l) begin
	 /*AUTORESET*/
	 // Beginning of autoreset for uninitialized flops
	 q1 <= 1'h0;
	 // End of automatics
      end else begin
	 q1 <= d;
      end
   end

   always @(posedge clk or negedge rst_both_l) begin
      q2 <= (~rst_both_l) ? 1'b0 : d;
   end
   // Make there be more async uses than sync uses
   always @(posedge clk or negedge rst_both_l) begin
      q3 <= (~rst_both_l) ? 1'b0 : d;
      if (0 && q1 && q2 && q3) ;
   end

endmodule