File: t_func_named.v

package info (click to toggle)
verilator 3.864-1
  • links: PTS, VCS
  • area: main
  • in suites: jessie, jessie-kfreebsd
  • size: 12,272 kB
  • ctags: 19,637
  • sloc: cpp: 57,401; perl: 8,764; yacc: 2,559; lex: 1,727; makefile: 658; sh: 175
file content (28 lines) | stat: -rw-r--r-- 860 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed into the Public Domain, for any use,
// without warranty, 2013 by Wilson Snyder.

module t (/*AUTOARG*/);

   function int f( int j = 1, int s = 0 );
      return (j<<16) | s;
   endfunction

`define checkh(gotv,expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d:  got='h%x exp='h%x\n", `__FILE__,`__LINE__, (gotv), (expv)); $stop; end while(0);

   initial begin
      `checkh( f(.j(2), .s(1))	, 32'h2_0001 );
      `checkh( f(.s(1))		, 32'h1_0001 );
      `checkh( f(, 1)		, 32'h1_0001 );
      `checkh( f(.j(2))		, 32'h2_0000 );
      `checkh( f(.s(1), .j(2))	, 32'h2_0001 );
      `checkh( f(.s(), .j())	, 32'h1_0000 );
      `checkh( f(2)		, 32'h2_0000 );
      `checkh( f()		, 32'h1_0000 );

      $write("*-* All Finished *-*\n");
      $finish;
   end

endmodule