File: t_preproc.out

package info (click to toggle)
verilator 3.864-1
  • links: PTS, VCS
  • area: main
  • in suites: jessie, jessie-kfreebsd
  • size: 12,272 kB
  • ctags: 19,637
  • sloc: cpp: 57,401; perl: 8,764; yacc: 2,559; lex: 1,727; makefile: 658; sh: 175
file content (812 lines) | stat: -rw-r--r-- 11,065 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
`line 1 "t/t_preproc.v" 1
 
 
 

`line 5 "t/t_preproc.v" 0
 
 
 
`line 7 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc2.vh" 1
 
`line 2 "t/t_preproc_inc2.vh" 0
 
 
At file "t/t_preproc_inc2.vh"  line 4
 
 
`line 6 "t/t_preproc_inc2.vh" 0
`line 1 "t/t_preproc_inc3.vh" 1
`line 2 "inc3_a_filename_from_line_directive" 0
 
 
 

`line 6 "inc3_a_filename_from_line_directive" 0
 
  
  
   
  At file "inc3_a_filename_from_line_directive"  line 10

`line 12 "inc3_a_filename_from_line_directive" 0
   
  

`line 15 "inc3_a_filename_from_line_directive" 0
 
  


`line 19 "inc3_a_filename_from_line_directive" 2
`line 6 "t/t_preproc_inc2.vh" 0


`line 8 "t/t_preproc_inc2.vh" 2
`line 7 "t/t_preproc.v" 0


`line 9 "t/t_preproc.v" 0
 
 

`line 12 "t/t_preproc.v" 0
/*verilator pass_thru comment*/ 

`line 14 "t/t_preproc.v" 0
/*verilator pass_thru_comment2*/ 

`line 16 "t/t_preproc.v" 0
 
 

`line 19 "t/t_preproc.v" 0
 
 
 
   wire [3:0] q = {
		     1'b1    ,
		       1'b0  ,
		     1'b1    ,
		     1'b1   
		   };

`line 29 "t/t_preproc.v" 0
text.

`line 31 "t/t_preproc.v" 0
 
 
foo   bar    
foobar2

`line 36 "t/t_preproc.v" 0
 



`line 40 "t/t_preproc.v" 0
 




`line 45 "t/t_preproc.v" 0
 
first part 
`line 46 "t/t_preproc.v" 0
  		second part 
`line 46 "t/t_preproc.v" 0
  		third part
{
`line 47 "t/t_preproc.v" 0
		       a,
`line 47 "t/t_preproc.v" 0
		       b,
`line 47 "t/t_preproc.v" 0
		       c}
Line_Preproc_Check 48

`line 50 "t/t_preproc.v" 0
 

`line 52 "t/t_preproc.v" 0
 

`line 54 "t/t_preproc.v" 0
 
 
deep deep

`line 58 "t/t_preproc.v" 0
 
 
"Inside: `nosubst"
"`nosubst"

`line 63 "t/t_preproc.v" 0
 
x y LLZZ x y
p q LLZZ p q r s LLZZ r s LLZZ p q LLZZ p q r s LLZZ r s



`line 69 "t/t_preproc.v" 0
firstline comma","line LLZZ firstline comma","line

`line 71 "t/t_preproc.v" 0
 
x y LLZZ "x" y   

`line 74 "t/t_preproc.v" 0
 
(a,b)(a,b)

`line 77 "t/t_preproc.v" 0
 
$display("left side: \"right side\"")

`line 80 "t/t_preproc.v" 0
 
bar_suffix  more

`line 83 "t/t_preproc.v" 0
 


`line 85 "t/t_preproc.v" 0
	$c("Zap(\"",bug1,"\");");;

`line 86 "t/t_preproc.v" 0
	$c("Zap(\"","bug2","\");");;

`line 88 "t/t_preproc.v" 0
 
 

`line 91 "t/t_preproc.v" 0
 
 

`line 94 "t/t_preproc.v" 0
 
 
 
 
 
 
   initial begin
       
      $display("pre thrupre thrumid thrupost post: \"right side\"");
      $display("left side: \"right side\"");
      $display("left side: \"right side\"");
      $display("left_side: \"right_side\"");
      $display("na: \"right_side\"");
      $display("prep ( midp1 left_side midp2 ( outp ) ): \"right_side\"");
      $display("na: \"nana\"");
      $display("left_side right_side: \"left_side right_side\"");    
      $display(": \"\"");   
      $display("left side: \"right side\"");
      $display("left side: \"right side\"");
      $display("standalone");

`line 115 "t/t_preproc.v" 0
       
 

      $display("twoline: \"first        second\"");
       
      $write("*-* All Finished *-*\n");
      $finish;
   end
endmodule

`line 125 "t/t_preproc.v" 0
 
 

`line 128 "t/t_preproc.v" 0
 




`line 133 "t/t_preproc.v" 0
module add1 ( input wire d1, output wire o1);
 
`line 134 "t/t_preproc.v" 0
wire  tmp_d1 = d1; 
`line 134 "t/t_preproc.v" 0
wire  tmp_o1 = tmp_d1 + 1; 
`line 134 "t/t_preproc.v" 0
assign o1 = tmp_o1 ;    
endmodule
module add2 ( input wire d2, output wire o2);
 
`line 137 "t/t_preproc.v" 0
wire  tmp_d2 = d2; 
`line 137 "t/t_preproc.v" 0
wire  tmp_o2 = tmp_d2 + 1; 
`line 137 "t/t_preproc.v" 0
assign o2 = tmp_o2 ;   
endmodule

`line 140 "t/t_preproc.v" 0
  





`line 146 "t/t_preproc.v" 0
 
  
  
  

`line 151 "t/t_preproc.v" 0
   
`line 151 "t/t_preproc.v" 0
   generate for (i=0; i<(3); i=i+1) begin 
`line 151 "t/t_preproc.v" 0
      psl cover {  m5k.f .ctl._ctl_mvldx_m1.d[i] & ~m5k.f .ctl._ctl_mvldx_m1.q[i] & !m5k.f .ctl._ctl_mvldx_m1.cond & ((m5k.f .ctl.alive & m5k.f .ctl.alive_m1))} report "fondNoRise: m5kc_fcl._ctl_mvldx_m1"; 
`line 151 "t/t_preproc.v" 0
      psl cover { ~m5k.f .ctl._ctl_mvldx_m1.d[i] &  m5k.f .ctl._ctl_mvldx_m1.q[i] & !m5k.f .ctl._ctl_mvldx_m1.cond & ((m5k.f .ctl.alive & m5k.f .ctl.alive_m1))} report "fondNoFall: m5kc_fcl._ctl_mvldx_m1"; 
`line 151 "t/t_preproc.v" 0
   end endgenerate	 

`line 153 "t/t_preproc.v" 0
 
 
module prot();
`protected
    I!#r#e6<_Q{{E2+]I3<[3s)1@D|'E''i!O?]jD>Jo_![Cl)
    #nj1]p,3^1~,="E@QZB\T)eU\pC#C|7=\$J$##A[@-@{Qk]
`endprotected
`line 160 "t/t_preproc.v" 0
endmodule
 

`line 163 "t/t_preproc.v" 0
 
 
 
 
 
 
 
 
 

`line 173 "t/t_preproc.v" 0
begin addr <= (({regs[6], regs[7]} + 1)); rd <= 1; end and begin addr <= (({regs[6], regs[7]})); wdata <= (rdata); wr <= 1; end
begin addr <= ({regs[6], regs[7]} + 1); rd <= 1; end
begin addr <= ({regs[6], regs[7]}); wdata <= (rdata); wr <= 1; end  more

`line 177 "t/t_preproc.v" 0
 
 
 
 
`line 180 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc4.vh" 1
 
`line 2 "t/t_preproc_inc4.vh" 0
 
 

`line 5 "t/t_preproc_inc4.vh" 0
 

`line 7 "t/t_preproc_inc4.vh" 2
`line 180 "t/t_preproc.v" 0

`line 181 "t/t_preproc.v" 0
 
  

`line 184 "t/t_preproc.v" 0
 

`line 186 "t/t_preproc.v" 0
 
  


`line 190 "t/t_preproc.v" 0
 
 

`line 193 "t/t_preproc.v" 0
 
$blah("ab,cd","e,f");
$blah(this.logfile,vec);
$blah(this.logfile,vec[1,2,3]);
$blah(this.logfile,{blah.name(), " is not foo"});

`line 199 "t/t_preproc.v" 0
 
 

`line 202 "t/t_preproc.v" 0
`pragma foo = 1
`default_nettype none
`default_nettype uwire

`line 206 "t/t_preproc.v" 0
 
 

`line 209 "t/t_preproc.v" 0
 
 
   

`line 213 "t/t_preproc.v" 0
Line_Preproc_Check 213

`line 215 "t/t_preproc.v" 0
 
 

`line 218 "t/t_preproc.v" 0
    


(p,q)



`line 225 "t/t_preproc.v" 0
(x,y)
Line_Preproc_Check 226

`line 228 "t/t_preproc.v" 0
 
 

`line 231 "t/t_preproc.v" 0
 
 
 
 
beginend    
beginend     
"beginend"   

`line 239 "t/t_preproc.v" 0
 
 
 
 
  `\esc`def

`line 245 "t/t_preproc.v" 0
Not a \`define

`line 247 "t/t_preproc.v" 0
 
 
 
 
 
 
x,y)--bee  submacro has comma paren

`line 255 "t/t_preproc.v" 0
 
 
 
$display("10 %d %d", $bits(foo), 10);

`line 260 "t/t_preproc.v" 0
 
 
 
    

`line 265 "t/t_preproc.v" 0
    
    

`line 268 "t/t_preproc.v" 0
 
 
 











`line 282 "t/t_preproc.v" 0

`line 282 "t/t_preproc.v" 0
   							
`line 282 "t/t_preproc.v" 0
         	
`line 282 "t/t_preproc.v" 0
      
`line 282 "t/t_preproc.v" 0
					
`line 282 "t/t_preproc.v" 0
  								
`line 282 "t/t_preproc.v" 0
     					
`line 282 "t/t_preproc.v" 0
          		
`line 282 "t/t_preproc.v" 0
    							
`line 282 "t/t_preproc.v" 0
     assign a3 = ~b3 ;						
`line 282 "t/t_preproc.v" 0
  

`line 284 "t/t_preproc.v" 0
 
 	\
 
 






`line 293 "t/t_preproc.v" 0
   
`line 293 "t/t_preproc.v" 0
 		
`line 293 "t/t_preproc.v" 0
   def i		


`line 295 "t/t_preproc.v" 0
 

`line 297 "t/t_preproc.v" 0
 
 
 


`line 301 "t/t_preproc.v" 0
 

 



`line 307 "t/t_preproc.v" 0
1 /*verilator NOT IN DEFINE*/  (nodef)
2 /*verilator PART OF DEFINE*/  (hasdef)
3 
`line 309 "t/t_preproc.v" 0
/*verilator NOT PART
 OF DEFINE*/  (nodef)
`line 310 "t/t_preproc.v" 0
4 
`line 310 "t/t_preproc.v" 0
/*verilator PART 
 OF DEFINE*/  (nodef)
`line 311 "t/t_preproc.v" 0
5 also in  
`line 311 "t/t_preproc.v" 0
  also3 (nodef)
 

HAS a NEW 
`line 314 "t/t_preproc.v" 0
LINE

`line 316 "t/t_preproc.v" 0
 

`line 318 "t/t_preproc.v" 0
 












`line 331 "t/t_preproc.v" 0
 
 

`line 334 "t/t_preproc.v" 0
EXP: clxx_scen
clxx_scen
EXP: clxx_scen
"clxx_scen"
 
EXP: do if (start("verilog/inc1.v", 25)) begin  message({"Blah-", "clx_scen", " end"}); end  while(0);

`line 340 "t/t_preproc.v" 0
   do 
`line 340 "t/t_preproc.v" 0
        
`line 340 "t/t_preproc.v" 0
  
`line 340 "t/t_preproc.v" 0
    
`line 340 "t/t_preproc.v" 0
 
`line 340 "t/t_preproc.v" 0
      if (start("t/t_preproc.v", 340)) begin 
`line 340 "t/t_preproc.v" 0
 
`line 340 "t/t_preproc.v" 0
	 message({"Blah-", "clx_scen", " end"}); 
`line 340 "t/t_preproc.v" 0
      end 
`line 340 "t/t_preproc.v" 0
        
`line 340 "t/t_preproc.v" 0
   while(0);

`line 342 "t/t_preproc.v" 0
 

`line 344 "t/t_preproc.v" 0
 




`line 348 "t/t_preproc.v" 0
    
`line 348 "t/t_preproc.v" 0
    

`line 349 "t/t_preproc.v" 0
     
 
EXP: This is fooed
This is fooed
EXP: This is fooed_2
This is fooed_2

`line 356 "t/t_preproc.v" 0
 
 
np
np
 
 
 
 
 
    

`line 367 "t/t_preproc.v" 0
 
    

`line 370 "t/t_preproc.v" 0
 
 
 
 
 
 
 

`line 378 "t/t_preproc.v" 0
 
 
 

`line 382 "t/t_preproc.v" 0
hello3hello3hello3
hello4hello4hello4hello4
 
 
 
 
 
`line 388 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc4.vh" 1
 
`line 2 "t/t_preproc_inc4.vh" 0
 
 

`line 5 "t/t_preproc_inc4.vh" 0
 

`line 7 "t/t_preproc_inc4.vh" 2
`line 388 "t/t_preproc.v" 0

`line 389 "t/t_preproc.v" 0
   
 
 
 
 

 
 
     
`line 397 "t/t_preproc.v" 0
 
     
     
     
Line_Preproc_Check 401
 
 
 

 
Line_Preproc_Check 407
"FOO \
  BAR " "arg_line1 \
  arg_line2" "FOO \
  BAR "
`line 410 "t/t_preproc.v" 0
Line_Preproc_Check 410
 
 

`line 414 "t/t_preproc.v" 0
 
 
 
 
 
abc
 
 
 

`line 424 "t/t_preproc.v" 0
 
 
 
EXP: sonet_frame
sonet_frame

`line 430 "t/t_preproc.v" 0
 
 
EXP: sonet_frame
sonet_frame
 
 
 
EXP: sonet_frame
sonet_frame

`line 440 "t/t_preproc.v" 0
 
 
 
EXP: module zzz ; endmodule
module zzz ; endmodule
module zzz ; endmodule

`line 447 "t/t_preproc.v" 0
 
EXP: module a_b ; endmodule
module a_b ; endmodule
module a_b ; endmodule

`line 452 "t/t_preproc.v" 0
 
 
integer foo;
 
 
module t;
    
    
    
 
 

   initial begin : \`LEX_CAT(a[0],_assignment)  
`line 464 "t/t_preproc.v" 0
   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`LEX_CAT(a[0],_assignment) ");   end
    
    
    
    
 

   initial begin : \a[0]_assignment_a[1] 
`line 471 "t/t_preproc.v" 0
   $write("GOT%%m='%m' EXP='%s'\n", "t.\\a[0]_assignment_a[1] ");   end
 
    
 
 
    
    
   initial begin : \`CAT(pp,suffix)   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`CAT(pp,suffix) ");   end
   
    
 
 

    
   initial begin : \`CAT(ff,bb) 
`line 485 "t/t_preproc.v" 0
   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`CAT(ff,bb) ");   end
   
    
 

    
   initial begin : \`zzz 
`line 491 "t/t_preproc.v" 0
   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`zzz ");   end
 
    
 
 

    
   initial begin : \`FOO 
`line 498 "t/t_preproc.v" 0
    $write("GOT%%m='%m' OTHER_EXP='%s'\n OUR_EXP='%s'", "t.bar ","t.\\`FOO ");  end
    
   initial begin : \xx`FOO 
`line 500 "t/t_preproc.v" 0
   $write("GOT%%m='%m' EXP='%s'\n", "t.\\xx`FOO ");  end
   
    
    
 
   initial begin : \`UNKNOWN   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`UNKNOWN ");   end
    
    
 
   initial begin : \`DEF_NO_EXPAND   $write("GOT%%m='%m' EXP='%s'\n", "t.\\`DEF_NO_EXPAND ");   end
 
    
    
    
 
   initial $write("GOT='%s' EXP='%s'\n", "foo bar baz", "foo bar baz");
 
    
    
 
 
   initial $write("GOT='%s' EXP='%s'\n", "foo `A(bar) baz", "foo `A(bar) baz");
    
endmodule
 
 
   
predef 0 0
predef 1 1
predef 2 2
predef 3 3
predef 10 10
predef 11 11
predef 20 20
predef 21 21
predef 22 22
predef 23 23
predef -2 -2
predef -1 -1
predef 0 0
predef 1 1
predef 2 2
 

`line 544 "t/t_preproc.v" 2