File: t_select_set.v

package info (click to toggle)
verilator 4.038-1
  • links: PTS, VCS
  • area: main
  • in suites: bullseye
  • size: 29,596 kB
  • sloc: cpp: 90,585; perl: 15,101; ansic: 8,573; yacc: 3,626; lex: 1,616; makefile: 1,101; sh: 175; python: 145
file content (50 lines) | stat: -rw-r--r-- 1,193 bytes parent folder | download
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2003 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0

module t (clk);
   input clk;

   reg [63:0] inwide;
   reg [39:0] addr;

   integer cyc; initial cyc=1;
   always @ (posedge clk) begin
`ifdef TEST_VERBOSE
      $write ("%x %x\n", cyc, addr);
`endif
      if (cyc!=0) begin
	 cyc <= cyc + 1;
	 if (cyc==1) begin
	    addr <= 40'h12_3456_7890;
	 end
	 if (cyc==2) begin
	    if (addr !== 40'h1234567890) $stop;
	    addr[31:0] <= 32'habcd_efaa;
	 end
	 if (cyc==3) begin
	    if (addr !== 40'h12abcdefaa) $stop;
	    addr[39:32] <= 8'h44;
	    inwide <= 64'hffeeddcc_11334466;
	 end
	 if (cyc==4) begin
	    if (addr !== 40'h44abcdefaa) $stop;
	    addr[31:0] <= inwide[31:0];
	 end
	 if (cyc==5) begin
	    if (addr !== 40'h4411334466) $stop;
	    $display ("Flip [%x]\n", inwide[3:0]);
	    addr[{2'b0,inwide[3:0]}] <= ! addr[{2'b0,inwide[3:0]}];
	 end
	 if (cyc==6) begin
	    if (addr !== 40'h4411334426) $stop;
	 end
	 if (cyc==10) begin
	    $write("*-* All Finished *-*\n");
	    $finish;
	 end
      end
   end
endmodule