1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
  
     | 
    
      // -*- mode: C++; c-file-style: "cc-mode" -*-
//
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2022 by Todd Strader.
// SPDX-License-Identifier: CC0-1.0
// Generated header
#include "Vt_public_clk.h"
#include "Vt_public_clk___024root.h"
// General headers
#include "verilated.h"
std::unique_ptr<Vt_public_clk> topp;
int main(int argc, char** argv) {
    vluint64_t sim_time = 1100;
    const std::unique_ptr<VerilatedContext> contextp{new VerilatedContext};
    contextp->debug(0);
    contextp->commandArgs(argc, argv);
    srand48(5);
    topp.reset(new VM_PREFIX{"top"});
    topp->rootp->t__DOT__clk = 0;
    topp->eval();
    { contextp->timeInc(10); }
    while ((contextp->time() < sim_time) && !contextp->gotFinish()) {
        topp->rootp->t__DOT__clk = !topp->rootp->t__DOT__clk;
        topp->eval();
        contextp->timeInc(5);
    }
    if (!contextp->gotFinish()) {
        vl_fatal(__FILE__, __LINE__, "main", "%Error: Timeout; never got a $finish");
    }
    topp->final();
    topp.reset();
    return 0;
}
 
     |